# **MOS Linear Image Sensors** 1990 CATALOG -1024Q 1024 | Type No. | Number of<br>Photodiodes | Sensitive Area<br>per Element<br>(Photodiode Pitch × Height) | Total Sensitive<br>Area | Spectral<br>Response | Distinct<br>Features | Page | |---------------------|-----------------------------------|--------------------------------------------------------------|----------------------------------|----------------------|---------------------------------|------| | Serial/Curr | ent Output | Types | | | | | | S3901-128Q | 128 | | 6.4 × 2.5mm | 000 | | | | -256Q | 256 | 50μm × 2.5mm | 12.8 × 2.5mm | 200<br>to | | | | -512Q | 512 | | 25.6 × 2.5mm | 1000nm | | | | S3904-256Q | 256 | | 6.4 × 2.5mm | 000 | | 1 | | -512Q | 512 | 25μm × 2.5mm | 12.8 × 2.5mm | 200<br>to | Low power consumption | | | -1024Q | 1024 | | 25.6 × 2.5mm | 1000nm | | | | S3902-128Q | 128 | | 6.4 × 0.5mm | | Superior Inearity | | | -256Q | 256 | 50μm × 0.5mm | 12.8 × 0.5mm | 200<br>to | Wide dynamic | | | -512Q | 512 | | 25.6 × 0.5mm | 1000nm | range | | | S3903-256Q | 256 | | 6.4 × 0.5mm | | | 9 | | -512Q | 512 | 25μm × 0.5mm | 12.8 × 0.5mm | 200<br>to | | | | -1024Q | 1024 | | 25.6 × 0.5mm | 1000nm | | | | S3921-128Q<br>-256Q | 128<br>256 | 50μm × 2.5mm | 6.4 × 2.5mm<br>12.8 × 2.5mm | 200<br>to | | | | | | 50μm × 2.5mm | CONTROL AND ADMINISTRAÇÃO DE PER | to<br>1000nm | | | | -512Q | 512 | | 25.6 × 2.5mm | 100011111 | 5 | 17 | | S3924-256Q | 256 | | 6.4 × 2.5mm | 200 | _ | | | -512Q | 512 | 25μm × 2.5mm | 12.8 × 2.5mm | to<br>1000nm | Boxcar output<br>waveform | | | -1024Q | | | 25.6 × 2.5mm | 100011111 | | | | S3922-128Q | 128 | 50 05 | 6.4 × 0.5mm | 200 | Simple external readout circuit | | | -256Q | 256 | $50\mu m \times 0.5mm$ | 12.8 × 0.5mm | to<br>1000nm | | | | -512Q | 512 | | 25.6 × 0.5mm | 10001111 | Wide dynamic range | 25 | | S3923-256Q | 256 | | 6.4 × 0.5mm | 200 | | 3 | | -512Q | 512 | 25μm × 0.5mm | 12.8 × 0.5mm | to | | | | -1024Q | 1024 | | 25.6 × 0.5mm | 1000nm | | | | Random A | ddress Type | es | | | | | | S3900-512Q | 512 | 90.2900 GGR 4228 | 12.8 × 2.5mm | 200 | Dendem | | | -1024Q | 1024 | 25μm × 2.5mm | 25.6 × 2.5mm | to<br>1000nm | Random address readout | 00 | | S3906-512Q | 512 | | 12.8 × 0.5mm | 200 | Current output | 33 | | -10240 | -1024O 1024 25μm × 0.5mm 25.6 × 0 | | 25.6 × 0.5mm | to | - Ourient output | | ### Peripheral Circuits (Driver/Amplifier Circuits and Pulse Generators) | Type No. | Applicable MOS Linear Image Sensors | Features | Page | |----------|-----------------------------------------|-----------------------------------------------------------------|------| | C4069 | S3901, S3902, S3903, S3904 | High speed operation | 41 | | C4070 | S3901, S3902, S3903, S3904 | Low noise operation, superior linearity, boxcar output waveform | 43 | | C4072 | S3900, S3906 | Low noise operation, superior linearity, boxcar output waveform | 45 | | C4074 | S3921, S3922, S3923, S3924 | Simple construction, boxcar output waveform, low cost | 47 | | C4091 | Pulse generator for C4069, C4070, and C | 24074 | | 1000nm $25.6\times0.5\text{mm}$ In addition to the extensive range of standard devices, Hamamatsu will design and manufacture custom image sensors and peripheral circuits, such as image sensors with fiber optic faceplates, special packages, or integrated signal processing circuitry. Hamamatsu welcomes your special requirements. ### HAMAMATSU **TECHNICAL DATA** ### SERIAL/CURRENT OUTPUT TYPE MOS LINEAR IMAGE SENSORS S3901, S3904 SERIES # Wide Sensitive Area (2.5mm Photodiode Height), High UV Sensitivity, Excellent Photometric Capabilities, Low Power Consumption #### **FEATURES** Wide photosensitive area Photodiode pitch : $50\mu m$ (S3901), $25\mu m$ (S3904) Photodiode height: 2.5mm . High UV sensitivity with good stability Excellent photometric capabilities Low dark current and high saturation charge Good linearity Wide dynamic range · Low power consumption : less than 1mW Start pulse and clock pulses are CMOS logic compatible #### **APPLICATIONS** - Multichannel spectrophotometry - Image readout systems #### DESCRIPTION By applying NMOS technology to the manufacture of self-scanning linear photodiode arrays, Hamamatsu can offer higher performance and increased flexibility to photometric instrument manufacturers. The new design achieves high UV sensitivity without deterioration even by extended UV exposure. Application is simplified because of low power consumption and single video output line. All members of the series are pin compatible. The S3901 and S3904 series MOS linear image sensors feature a good output linearity over a wide dynamic range and low power consumption, and have a wide photosensitive area of 2.5mm photodiode height with a photodiode pitch of $50\mu m$ (S3901) or $25\mu m$ (S3904). Each series is available with three different number of photodiodes; 128, 256 and 512 for the S3901 series, 256, 512 and 1024 for the S3904 series. ### MOS LINEAR IMAGE SENSORS S3901, S3904 SERIES ### **MAXIMUM RATINGS** | Parameters | Symbols | S3901, S3904 Series | Units | |-------------------------|---------|---------------------|-------| | Supply Clock Amplitude | Vφ | 15 | V | | Operating Temperature ① | Topr | -40 to +65 | °C | | Storage Temperature | Tstg | -40 to +85 | °C | ① No dew ### **ELECTRICAL CHARACTERISTICS (Ta=25°C)** | Parameters | | S | 3901 Se | eries | S3 | 904 Ser | ies | | |-------------------------------------------------------|---------------------------------------------------------------|---------------|---------------|-------------|-------------|-----------------|-----------------|-------| | Parameters | Symbols | Min. | Тур. | Max. | Min. | Тур. | Max. | Units | | Video Bias Voltage ① | V <sub>b</sub> | 1.5 | Vφ-3.0 | Vφ-2.5 | 1.5 | V <b>φ</b> −3.0 | Vφ-2.5 | V | | Saturation Control Gate Voltage | V <sub>scg</sub> | | 0 | = | =, | 0 | : <del></del> | V | | Saturation Control Drain Voltage | V <sub>scd</sub> | _ | ٧b | : <u></u> : | | ٧b | 1-1 | V | | Start Pulse Voltage ( $\phi$ st) ① -High | V <sub>φs</sub> (H) | 4.5 | $\vee_{\phi}$ | 10 | 4.5 | Vφ | 10 | V | | -Low | Vφ <sub>S</sub> (L) | 0 | | 0.4 | 0 | _ | 0.4 | V | | Clock Pulse Voltage (\$\phi_1\$, \$\phi_2\$) -High | Vφ1, Vφ2(H) | 4.5 | 5 | 10 | 4.5 | 5 | 10 | V | | -Low | Vφ1, Vφ2(L) | 0 | | 0.4 | 0 | _ | 0.4 | V | | Start Pulse Rise/Fall Times ( $\phi$ st) | t <sub>r</sub> φ <sub>S</sub> , t <sub>f</sub> φ <sub>S</sub> | _ | | 500 | | _ | 500 | ns | | Start Pulsewidth ( $\phi$ st) | t <sub>pw</sub> øs | 200 | | _ | 200 | _ | | ns | | Clock Pulse Rise/Fall Times (\$\phi_1\$, \$\phi_2\$) | $t_{r\phi_1}, t_{r\phi_2},$ | | | 500 | | | 500 | ns | | | $t_{f\phi_1}, t_{f\phi_2}$ | | | 500 | | | 500 | 113 | | Clock Pulsewidth ( $\phi$ 1, $\phi$ 2) | $t pw \phi_1$ , $t pw \phi_2$ | 200 | ===8 | 2 | 200 | === | V <u></u> 2 | ns | | Start Pulse ( $\phi$ st) and Clock Pulse ( $\phi$ st) | 2) | 200 | ====== | 20-50 | 200 | | 2000 | ns | | Overlap | tφον | 200 | | | 200 | | - <del></del> - | 115 | | Clock Pulse Space | X1, X2 | 0 | | <u> </u> | 0 | _ | à. <del></del> | ns | | Data Rate | f | 0.1 | ===0 | 2000 | 0.1 | | 2000 | kHz | | Video Delay Time (50% of saturation) | 2) | _ | 80 ( | (-128Q) — | | 100 ( | -256Q) – | ns | | | <sup>t</sup> vd | _ | 120 ( | (-256Q) — | | 150 ( | -512Q) – | ns | | | | : | 160 ( | (-512Q) — | | 200 ( | -1024Q) — | ns | | Clock Pulse Line Capacitance | Сф | - | 20 (- | -128Q) — | | 26 ( | -256Q) – | pF | | $(\phi_1, \phi_2)$ at 5V bias | | _ | 37 (- | -256Q) — | _ | 50 ( | -512Q) – | pF | | | | | 72 (- | -512Q) – | _ | 93 (- | -1024Q) — | pF | | Video Line Capacitance at 2V bias | C <sub>V</sub> | 1 <del></del> | 9 (- | -128Q) – | _ | 9 (- | -256Q) – | pF | | | | = | 14 (- | -256Q) — | <del></del> | 14 ( | -512Q) – | pF | | | | | 27 (- | -512Q) – | | 27 ( | -1024Q) — | pF | | Power Consumption | Р | - | | 1 | _ | _ | 1 | mW | Φ is supply clock amplitude. Measured with Hamamatsu C4069 driver/amplifier circuit. ### ELECTRO-OPTICAL CHARACTERISTICS (Ta=25°C) | | | S3 | 901 Se | ries | S3 | 904 Sei | Units | | |-------------------------------------------------------------------------------|------------------|------|-----------------|------------------|---------------------------------------|----------|----------------|---------| | Parameters | Symbols | Min. | Тур. | Max. | Min. | Тур. | Max. | Uills | | Photodiode Pitch | | _ | 50 | | 11-11 | 25 | _ | μm | | Photodiode Height | | _ | 2.5 | - | - | 2.5 | :0 <del></del> | mm | | Photodiode Dark Current ① | ld | _ | 0.4 | 0.6 | × <del></del> | 0.2 | 0.3 | pA | | Photodiode Capacitance ① | Cph | | 20 | : <del></del> VI | D | 10 | _ | pF | | Spectral Response (20% of peak) | λ | 20 | 00 to 10 | 000 | 20 | 00 to 10 | 00 | nm | | Wavelength of Peak Response | λр | _ | 600 | _ | n= | 600 | - | nm | | Saturation Exposure ① | E <sub>sat</sub> | _ | 80 | - | | 80 | : | mlx • s | | Saturation Charge ① | Q <sub>sat</sub> | _ | 40 | _ | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | 20 | - | рС | | Sensitivity Uniformity (50% of saturation, excluding first and last elements) | | _ | 4V <del>.</del> | ±3 | - | = | ±3 | % | ① Video bias voltage: 2.0V, Supply clock amplitude: 5.0V Figure 3: Typical Spectral Response Figure 4: Output Charge vs. Exposure ### MOS LINEAR IMAGE SENSORS S3901, S3904 SERIES ### **DIMENSIONAL OUTLINES (Unit: mm)** ### S3901-128Q S3904-256Q ### S3901-256Q S3904-512Q ### S3901-512Q S3904-1024Q \* Optical distance from the outer surface of the quartz window to the chip surface. ### Mechanical Specifications | Parameters | S3901<br>-128Q | S3901<br>-256Q | S3901<br>-512Q | S3904<br>-256Q | S3904<br>-512Q | S3904<br>-1024Q | Units | | |-----------------------|----------------|----------------|----------------|----------------|----------------|-----------------|-------|--| | Number of Photodiodes | 128 | 256 | 512 | 256 | 512 | 1024 | - | | | Ceramic Length | 31 | .75 | 40.6 | 31 | .75 | 40.6 | mm | | | Number of Pins | | 22 | | | | <del>2=</del> 7 | | | | Window Material ① | | Quartz | | | Quartz | | | | | Net Weight | 3 | .0 | 3.5 | 3 | .0 | 3.5 | g | | ① Fiber optic window is available ### PINOUT AND RECOMMENDED OPERATING CONDITIONS $\ensuremath{\text{V}_{\text{SS}}}$ , $\ensuremath{\text{V}_{\text{Sub}}}$ and NC should be grounded. | Terminals | Input or Output | Description | |---------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | φ1, φ2 | Input<br>(CMOS logic compatible) | Pulses for operating the MOS shift register. As the video output signal is obtained being synchronized with the rise of $\phi$ 2, the video data rate is equal to the clock pulse frequency. | | $\phi_{ extsf{St}}$ | Input<br>(CMOS logic compatible) | Pulse for start operating the MOS shift register. The time interval between start pulses is equal to the signal accumulation time. | | V <sub>SS</sub> | Passive node | Connected with the anode of each photodiode. This should be grounded. | | V <sub>scg</sub> | Input | Used for restricting blooming. This shoud be grounded when it is not necessary. | | V <sub>scd</sub> | Input | Used for restricting blooming. This shoud be biased at a voltage equal to the video bias even when it is not necessary. | | ACTIVE VIDEO | Output | Video output signal. A positive voltage should be applied to the video line connecting with photodiode cathodes so that each photodiode is reverse-biased. It is recommended that the video bias be 2V when the amplitude of $\phi$ 1, $\phi$ 2 and $\phi$ st is at 5V. | | DUMMY VIDEO | Output | This has the same structure as the active video, but is not connected with photodiodes, so only spike noise is output. It should be biased at a voltage equal to the active video line. Open circuit when it is not necessary. | | V <sub>sub</sub> | Passive node | Connected with the silicon substrate. This should be grounded. | | EOS | Output<br>(CMOS logic compatible) | This should be pulled up at 5V using a $10k\Omega$ resistor. Negative polarity. This is obtained synchronously with the $\phi 2$ timing right after the last photodiode is addressed. | | NC | | No connection. These should be grounded. | #### DRIVER CIRCUIT #### Driver Circuit No DC supply voltage is required for driving the S3901 and S3904 series MOS linear image sensors. The $V_{SS}$ , $V_{Sub}$ and all NC terminals should be grounded, however. Driving the MOS shift register requires a start pulse $(\phi\,st)$ and two-phase clock pulses $(\phi\,1,\,\phi\,2)$ . The polarities of $\phi\,st,\,\phi\,1$ and $\phi\,2$ are positive and these pulses are CMOS logic compatible. $\phi$ 1 and $\phi$ 2 can be either fully separated or in the complementary relation. However, the overlap should not exceed 50% of the rise or fall edge between $\phi$ 1 and $\phi$ 2, and the pulsewidth of $\phi$ 1 and $\phi$ 2 must be longer than 200 ns. Since the photodiode signal is obtained at the rise of every $\phi$ 2, the clock pulse frequency determines the video data rate. The amplitude of $\phi$ st should be equal to that of $\phi$ 1 and $\phi$ 2. The shift register starts to read out the signal with the high level of $\phi$ st, so the time interval of each $\phi$ st determines the signal accumulation time. The pulsewidth of $\phi$ st must also be longer than 200ns and must be overlapped with $\phi$ 2 for at least 200ns. Moreover, in order to start the shift register normally, $\phi$ 2 must be changed only once from the high level to the low level during the high level of $\phi$ st. The timing diagram for each pulse is shown in Figure 5. ### • End of Scan (EOS) By wiring the $\overline{EOS}$ terminal at 5V using a pull-up resistor of $10k\Omega$ , the end of scan signal is obtained, being synchronized with the $\phi 2$ timing right after the last photodiode is addressed. #### Signal Readout Circuit Signal readout methods consist of the current-detection mode (current-voltage conversion mode) using a resistive load and the current-integration mode using a charge amplifier. In either method, a positive bias must be applied to the video line because the photodiode anode of MOS linear image sensors is at 0V (Vss). Figure 6 shows the video bias voltage margin. Higher supply clock amplitude allows larger video bias and saturation charge. Conversely, if the video bias is set at a low level with higher supply clock amplitude, the fall time of video output waveform can be shortend. It is recommended that the video bias be set at 2V when the amplitude of $\phi$ 1, $\phi$ 2 and $\phi$ st is 5V. To obtain good output linearity, the current-integration mode is suggested. In this mode, immediately before the each photodiode is addressed each time, the integration capacitance is reset at the reference voltage level, and when the address switch is turned on, the signal charge is accumulated in the integration capacitance. Figure 7 shows an example of the current-integration circuit and the pulse timing. To obtain a stable output, the rise edge of the reset pulse should be delayed at least 50 ns from the fall edge of $\phi 2$ . Hamamatsu provides driver/amplifier circuits; the C4070 for the current-integration mode and the C4069 for the current-voltage conversion mode. In addition, the C4091 pulse generator is available, which supplies these driver/amplifier circuits with a master start pulse and master clock pulse. Figure 6: Video Bias Voltage Margin Figure 7: Recommended Readout Circuit and Timing Diagram ### MOS LINEAR IMAGE SENSORS S3901, S3904 SERIES ### Operation for Saturation Control When the MOS linear image sensor is used at a light level lower than the saturation exposure, the saturation control function is not necessary. The saturation control drain should be set at a voltage equal to the video bias, and the gate should be grounded. When light higher than the saturation exposure strikes the sensitive area, even partially, the photodiode cannot accumulate a signal charge exceeding the saturation charge amount. The excessive charge begins to overflow into the video line, thus causing deterioration of the signal purity. In order to eliminate this phenomenon, a voltage equal to the video bias (typically 2V) should be given to the saturation control drain. Also, a bias voltage should be applied to the saturation control gate so that the saturation charge amount is set at the desired level. The larger the bias voltage for the saturation control gate, the higher the saturation control function will be. However, a larger bias voltage also causes a decrease in the saturation charge amount. Therefore, it is necessary to select the appropriate bias voltage value carefully. #### **APPENDIX** ### 1) Operation for all photodiode reset: In normal operation, the charge accumulated in the photodiode is reset when the signal is read out. For the S3901 and S3904 series, the signal charge can be reset at a line other than the signal readout. This is done by adding an appropriate pulse to the saturation control gate. The amplitude of this pulse should be equal to $\phi$ 1, $\phi$ 2 and $\phi$ st, and the pulsewidth should be longer than 5 $\mu$ s. When the saturation control gate is set at the high level, all photodiodes are reset simultaneously at the potential of the saturation control drain. (This is set at the same potential as the video bias, and is typically 2V.) On the contrary, when the saturation control gate is set at the low level, the signal charge accumulates in the photodiode without a reset being carried out. #### 2) Dummy video: The S3901 and S3904 series have a dummy video line to eliminate spike noise in the video output waveform. Video signal with lower spike noise can be obtained by the differential amplification between the active video line and dummy video line outputs. But, in normal operation, the dummy video line need not to be used. Leave it unconnected. ### HAMAMATSU **TECHNICAL DATA** ### SERIAL/CURRENT OUTPUT TYPE MOS LINEAR IMAGE SENSORS S3902, S3903 SERIES # High UV Sensitivity, 0.5mm Photodiode Height, Excellent Photometric Capabilities, Low Power Consumption ### **FEATURES** - Medium wide photosensitive area Photodiode pitch : 50μm (S3902), 25μm (S3903) Photodiode height : 0.5mm - . High UV sensitivity with good stability - Excellent photometric capabilities Low dark current and high saturation charge Good linearity Wide dynamic range - Low power consumption: less than 1mW - Start pulse and clock pulses are CMOS logic compatible #### **APPLICATIONS** - Multichannel spectrophotometry - · Image readout systems #### DESCRIPTION By applying NMOS technology to the manufacture of self-scanning linear photodiode arrays, Hamamatsu can offer higher performance and increased flexibility to photometric instrument manufacturers. The new design achieves high UV sensitivity without deterioration even by extended UV exposure. Application is simplified because of low power consumption and single video output line. All members of the series are pin compatible. The S3902 and S3903 series MOS linear image sensors feature a good linearity over a wide dynamic range and low power consumption, and a photosensitive area of 0.5mm photodiode height with a photodiode pitch of 50µm (S3902) or 25µm (S3903). Each series is available with three different number of photodiodes; 128, 256 and 512 for the S3902 series, 256, 512 and 1024 for the S3903 series. ### MOS LINEAR IMAGE SENSORS S3902, S3903 SERIES ### **MAXIMUM RATINGS** | Parameters | Symbols | S3902, S3903 Series | Units | |-------------------------|---------|---------------------|-------| | Supply Clock Amplitude | Vφ | 15 | V | | Operating Temperature ① | Topr | -40 to +65 | °C | | Storage Temperature | Tstg | -40 to +85 | °C | <sup>1</sup> No dew ### **ELECTRICAL CHARACTERISTICS (Ta=25°C)** | Parameters | Symbols | S | 3902 S | eries | \$39 | ALLES | | | |-------------------------------------------|------------------------------------|------|---------------------|----------------|---------------|--------|-----------|-------| | | Syllibols | Min. | Тур. | Max. | Min. | Тур. | Max. | Units | | Video Bias Voltage ① | V <sub>b</sub> | 1.5 | Vφ-3.0 | Vφ-2.5 | 1.5 | Vφ-3.0 | Vφ-2.5 | V | | Saturation Control Gate Voltage | V <sub>scg</sub> | *** | 0 | 15—1 | _ | 0 | - | V | | Saturation Control Drain Voltage | V <sub>scd</sub> | _ | Vb | 9: | _ | Vb | _ | V | | Start Pulse Voltage ( $\phi$ st) ① | High $V_{\phi_S}(H)$ | 4.5 | Vφ | 10 | 4.5 | Vφ | 10 | V | | | Low $V_{\phi_S}(L)$ | 0 | - | 0.4 | 0 | _ | 0.4 | V | | Clock Pulse Voltage ( $\phi$ 1, $\phi$ 2) | High Vφ1, Vφ2(H) | 4.5 | 5 | 10 | 4.5 | 5 | 10 | V | | - | Low V φ1, V φ2(L) | 0 | _ | 0.4 | 0 | 3- | 0.4 | V | | Start Pulse Rise/Fall Times ( $\phi$ st) | trøs, trøs | _ | _ | 500 | _ | _ | 500 | ns | | Start Pulsewidth ( $\phi$ st) | t <sub>pw</sub> $\phi$ s | 200 | - | 11 | 200 | _ | _ | ns | | Clock Pulse Rise/Fall Times ( $\phi$ 1, | $\phi_2$ ) $t_r\phi_1, t_r\phi_2,$ | | | 500 | | | 500 | 242 | | | $t_{f\phi_1}, t_{f\phi_2}$ | | - | 500 | _ | - | 500 | ns | | Clock Pulsewidth ( $\phi$ 1, $\phi$ 2) | $t_{pw}\phi_1$ , $t_{pw}\phi_2$ | 200 | | | 200 | | - | ns | | Start Pulse ( $\phi$ st) and Clock Pulse | (φ2) | 000 | | | | | | | | Overlap | tφον | 200 | ==== | (( <del></del> | 200 | | | ns | | Clock Pulse Space | X1, X2 | 0 | <del>ne sal</del> k | y <del></del> | 0 | _ | _ | ns | | Data Rate | f | 0.1 | = | 2000 | 0.1 | _ | 2000 | kHz | | Video Delay Time (50% of saturati | on) ② | | 70 ( | -128Q) – | | 80 ( | -256Q) – | ns | | | tvd | _ | 110 ( | -256Q) – | | 120 ( | -512Q) – | ns | | | 20.00 | - | 140 ( | -512Q) – | <del></del> 0 | 160 ( | -1024Q) — | ns | | Clock Pulse Line Capacitance | Сф | - | 20 (- | 128Q) – | - | 26 ( | -256Q) – | pF | | (φ1, φ2) at 5V bias | | | 37 (- | 256Q) – | _ | 50 ( | -512Q) – | pF | | | | _ | 72 (- | 512Q) – | <u> </u> | 93 (- | -1024Q) — | pF | | Video Line Capacitance at 2V bia | s C <sub>V</sub> | _ | 9 (- | 128Q) – | 8 | | -256Q) – | pF | | | | _ | 14 (- | 256Q) – | n—- | 55 | -512Q) – | pF | | | | - | 27 (- | 512Q) - | | | -1024Q) — | pF | | Power Consumption | Р | | ¥ <u>—</u> | 1 | _ | | 1 | mW | ① $V_{\phi}$ is supply clock amplitude. ② Measured with Hamamatsu C4069 driver/amplifier circuit. ### **ELECTRO-OPTICAL CHARACTERISTICS (Ta=25°C)** | | | S3 | 902 Se | ries | S3 | 903 Ser | ies | Units | |-------------------------------------------------------------------------------|------------------|------|-----------------|-----------------|-------------|----------|------|--------| | Parameters | Symbols | Min. | Тур. | Max. | Min. | Тур. | Max. | | | Photodiode Pitch | | _ | 50 | _ | 12-22 | 25 | _ | μm | | Photodiode Height | | - | 0.5 | :: | <del></del> | 0.5 | _ | mm | | Photodiode Dark Current ① | Id | _ | 0.1 | 0.15 | _ | 0.05 | 0.08 | pA | | Photodiode Capacitance ① | Cph | - | 4 | | = | 2 | _ | pF | | Spectral Response (20% of peak) | λ | 20 | 00 to 10 | 000 | 20 | 00 to 10 | 00 | nm | | Wavelength of Peak Response | λρ | = | 600 | <del>1</del> 11 | _ | 600 | _ | nm | | Saturation Exposure ① | E <sub>sat</sub> | | 80 | | | 80 | _ | mlx •s | | Saturation Charge ① | Q <sub>sat</sub> | _ | 8 | = | _ | 4 | N | рС | | Sensitivity Uniformity (50% of saturation, excluding first and last elements) | | _ | 3 <del></del> 3 | ±3 | | = | ±3 | % | ① Video bias voltage: 2.0V, Supply clock amplitude: 5.0V Figure 3: Typical Spectral Response Figure 4: Output Charge vs. Exposure ### MOS LINEAR IMAGE SENSORS S3902, S3903 SERIES ### DIMENSIONAL OUTLINES (Unit: mm) ### S3902-128Q S3903-256Q ### S3902-256Q S3903-512Q ### S3902-512Q S3903-1024Q \* Optical distance from the outer surface of the quartz window to the chip surface. ### Mechanical Specifications | Parameters | S3902<br>-128Q | S3902<br>-256Q | S3902<br>-512Q | S3903<br>-256Q | S3903<br>-512Q | S3903<br>-1024Q | Units | |-----------------------|----------------|----------------|----------------|----------------|----------------|-----------------|-------| | Number of Photodiodes | 128 | 256 | 512 | 256 | 512 | 1024 | | | Ceramic Length | 31 | .75 | 40.6 | 31 | .75 | 40.6 | mm | | Number of Pins | | 22 | | | | - | | | Window Material ① | | Quartz | | | Quartz | | | | Net Weight | 3 | .0 | 3.5 | 3 | .0 | 3.5 | q | ① Fiber optic window is available ### PINOUT AND RECOMMENDED OPERATING CONDITIONS $V_{SS}$ , $V_{Sub}$ and NC should be grounded. | Terminals | Input or Output | Description | |------------------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | φ1, φ2 | Input<br>(CMOS logic compatible) | Pulses for operating the MOS shift register. As the video output signal is obtained being synchronized with the rise of $\phi$ 2, the video data rate is equal to the clock pulse frequency. | | φ <sub>st</sub> | Input<br>(CMOS logic compatible) | Pulse for start operating the MOS shift register. The time interval between start pulses is equal to the signal accumulation time. | | V <sub>SS</sub> | Passive node | Connected with the anode of each photodiode. This should be grounded. | | V <sub>scg</sub> | Input | Used for restricting blooming. This should be grounded when it is not necessary. | | V <sub>scd</sub> | Input | Used for restricting blooming. This shoud be biased at a voltage equal to the video bias even when it is not necessary. | | ACTIVE VIDEO | Output | Video output signal. A positive voltage should be applied to the video line connecting with photodiode cathodes so that each photodiode is reverse-biased. It is recommended that the video bias be 2V when the amplitude of $\phi_1$ , $\phi_2$ and $\phi_{st}$ is at 5V. | | DUMMY VIDEO | Output | This has the same structure as the active video, but is not connected with photodiodes, so only spike noise is output. It should be biased at a voltage equal to the active video line. Open circuit when it is not necessary. | | V <sub>sub</sub> | Passive node | Connected with the silicon substrate. This should be grounded. | | EOS | Output<br>(CMOS logic compatible) | This should be pulled up at 5V using a $10k\Omega$ resistor. Negative polarity. This is obtained synchronously with the $\phi 2$ timing right after the last photodiode is addressed. | | NC | | No connection. These should be grounded. | #### DRIVER CIRCUIT #### Driver Circuit No DC supply voltage is required for driving the S3902 and S3903 series MOS linear image sensors. The $V_{SS}$ , $V_{SUD}$ and all NC terminals should be grounded, however. Driving the MOS shift register requires a start pulse ( $\phi$ st) and two-phase clock pulses ( $\phi$ 1, $\phi$ 2). The polarities of $\phi$ st, $\phi$ 1 and $\phi$ 2 are positive and these pulses are CMOS logic compatible. $\phi$ 1 and $\phi$ 2 can be either fully separated or in the complementary relation. However, the overlap should not exceed 50% of the rise or fall edge between $\phi$ 1 and $\phi$ 2, and the pulsewidth of $\phi$ 1 and $\phi$ 2 must be longer than 200 ns. Since the photodiode signal is obtained at the rise of every $\phi$ 2, the clock pulse frequency determines the video data rate. The amplitude of $\phi$ st should be equal to that of $\phi$ 1 and $\phi$ 2. The shift register starts to read out the signal with the high level of $\phi$ st, so the time interval of each $\phi$ st determines the signal accumulation time. The pulsewidth of $\phi$ st must also be longer than 200ns and must be overlapped with $\phi$ 2 for at least 200ns. Moreover, in order to start the shift register normally, $\phi$ 2 must be changed only once from the high level to the low level during the high level of $\phi$ st. The timing diagram for each pulse is shown in Figure 5. ### End of Scan (EOS) By wiring the $\overline{\text{EOS}}$ terminal at 5V using a pull-up resistor of $10\text{k}\Omega$ , the end of scan signal is obtained, being synchronized with the $\phi 2$ timing right after the last photodiode is addressed. ### Signal Readout Circuit Signal readout methods consist of the current-detection mode (current-voltage conversion mode) using a resistive load and the current-integration mode using a charge amplifier. In either method, a positive bias must be applied to the video line because the photodiode anode of MOS linear image sensors is at 0V (Vss). Figure 6 shows the video bias voltage margin. Higher supply clock amplitude allows larger video bias and saturation charge. Conversely, if the video bias is set at a low level with higher supply clock amplitude, the fall time of video output waveform can be shortend. It is recommended that the video bias be set at 2V when the amplitude of $\phi$ 1, $\phi$ 2 and $\phi$ st is 5V. To obtain good output linearity, the current-integration mode is suggested. In this mode, immediately before the each photodiode is addressed each time, the integration capacitance is reset at the reference voltage level, and when the address switch is turned on, the signal charge is accumulated in the integration capacitance. Figure 7 shows an example of the current-integration circuit and the pulse timing. To obtain a stable output, the rise edge of the reset pulse should be delayed at least 50 ns from the fall edge of $\phi$ 2. Hamamatsu provides driver/amplifier circuits; the C4070 for the current-integration mode and the C4069 for the current-voltage conversion mode. In addition, the C4091 pulse generator is available, which supplies these driver/amplifier circuits with a master start pulse and master clock pulse. Figure 6: Video Bias Voltage Margin Figure 7: Recommended Readout Circuit and Timing Diagram ### MOS LINEAR IMAGE SENSORS S3902, S3903 SERIES ### Operation for Saturation Control When the MOS linear image sensor is used at a light level lower than the saturation exposure, the saturation control function is not necessary. The saturation control drain should be set at a voltage equal to the video bias, and the gate should be grounded. When light higher than the saturation exposure strikes the sensitive area, even partially, the photodiode cannot accumulate a signal charge exceeding the saturation charge amount. The excessive charge begins to overflow into the video line, thus causing deterioration of the signal purity. In order to eliminate this phenomenon, a voltage equal to the video bias (typically 2V) should be given to the saturation control drain. Also, a bias voltage should be applied to the saturation control gate so that the saturation charge amount is set at the desired level. The larger the bias voltage for the saturation control gate, the higher the saturation control function will be. However, a larger bias voltage also causes a decrease in the saturation charge amount. Therefore, it is necessary to select the appropriate bias voltage value carefully. #### **APPENDIX** #### 1) Operation for all photodiode reset: In normal operation, the charge accumulated in the photodiode is reset when the signal is read out. For the S3902 and S3903 series, the signal charge can be reset at a line other than the signal readout. This is done by adding an appropriate pulse to the saturation control gate. The amplitude of this pulse should be equal to $\phi_1$ , $\phi_2$ and $\phi_{ST}$ , and the pulsewidth should be longer than $5\mu_S$ . When the saturation control gate is set at the high level, all photodiodes are reset simultaneously at the potential of the saturation control drain. (This is set at the same potential as the video bias, and is typically 2V.) On the contrary, when the saturation control gate is set at the low level, the signal charge accumulates in the photodiode without a reset being carried out. #### 2) Dummy video: The S3902 and S3903 series have a dummy video line to eliminate spike noise in the video output waveform. Video signal with lower spike noise can be obtained by the differential amplification between the active video line and dummy video line outputs. But, in normal operation, the dummy video line need not to be used. Leave it unconnected. ### HAMAMATSU **TECHNICAL DATA** ### SERIAL/VOLTAGE OUTPUT TYPE MOS LINEAR IMAGE SENSORS S3921, S3924 SERIES Wide Sensitive Area (2.5mm Photodiode Height), High UV Sensitivity, Integrated Signal Processing Circuit Provides Boxcar Output Waveform #### **FEATURES** - Integrated signal processing circuit provides boxcar output waveform for simple readout - Wide photosensitive area Photodiode pitch : 50μm (S3921), 25μm (S3924) Photodiode height : 2.5mm - High UV sensitivity with good stability - Excellent photometric capabilities Low dark current and high saturation charge Wide dynamic range - Operatable with low voltage, single power supply - · Low power consumption - Start pulse, clock pulses and video-line reset pulse are CMOS logic compatible #### **APPLICATIONS** - Multichannel spectrophotometry - Image readout systems #### DESCRIPTION By applying NMOS technology to the manufacture of self-scanning linear photodiode arrays, Hamamatsu can offer higher performance and increased flexibility to photometric instrument manufacturers. The new design achieves high UV sensitivity without deterioration even by extended UV exposure. Application is simplified because of single supply operation, low power consumption, and single video output line. All members of the series are pin compatible. The S3921 and S3924 MOS linear image sensors feature a signal processing circuit which integrates a signal charge in the video line and performs impedance conversion to provide output signal with boxcar waveform. This allows signal readout with a simple external circuit. The S3921 and S3924 also have a wide photosensitive area of 2.5mm photodiode height and $50\mu m$ (S3921) or $25\mu m$ (S3924) photodiode pitch. ### MOS LINEAR IMAGE SENSORS S3921, S3924 SERIES ### **MAXIMUM RATINGS** | Parameters | Symbols | S3921, S3924 | Units | |-------------------------|---------|--------------|-------| | Supply Voltage | Vdd | 15 | V | | Supply Clock Amplitude | Vφ | 15 | V | | Operating Temperature ① | Topr | -40 to +65 | °C | | Storage Temperature | Tstg | -40 to +85 | °C | <sup>1</sup> No dew ### **ELECTRICAL CHARACTERISTICS (Ta=25°C)** | Parameters | Symbols | S | 3921 Se | eries | S3 | 924 Ser | ies | Units | |------------------------------------------------------------------|------------------------------|---------------|---------|-----------------|------|-----------------|------------|--------| | Faiameters | Symbols | Min. | Typ. | Max. | Min. | Тур. | Max. | Ullits | | Supply Voltage for Source Follower<br>Circuit ① | V <sub>dd</sub> | 4.5 | Vφ | 10 | 4.5 | ۷φ | 10 | V | | Reset Voltage (Reset V) ② | Vr | 2.0 | Vφ-2.5 | 5 Vφ-2.0 | 2.0 | Vφ-2. | 5 Vφ-2.0 | V | | Saturation Control Gate Voltage | Vscg | - | 0 | <del>(—</del> ) | - | 0 | _ | V | | Saturation Control Drain Voltage ② | V <sub>scd</sub> | ) — ( | Vr | - | _ | Vr | _ | V | | Start Pulse Voltage ( $\phi$ st) ① -High | Vφ <sub>S</sub> (H) | 4.5 | Vφ | 10 | 4.5 | Vφ | 10 | V | | -Low | Vφs(L) | 0 | - | 0.4 | 0 | _ | 0.4 | V | | Clock Pulse Voltage ( $\phi$ 1, $\phi$ 2) -High | Vφ1, Vφ2(H) | 4.5 | 5 | 10 | 4.5 | 5 | 10 | V | | -Low | Vφ1, Vφ2(L) | 0 | <u></u> | 0.4 | 0 | 1 | 0.4 | V | | Reset Pulse Voltage (Reset $\phi$ ) ① -High | V <sub>r</sub> <b>φ</b> (H) | 4.5 | Vφ | 10 | 4.5 | Vφ | 10 | V | | -Low | V <sub>r</sub> φ (L) | 0 | - | 0.4 | 0 | | 0.4 | V | | Start Pulse Rise/Fall Times ( $\phi$ st) | $t_r\phi_S, t_f\phi_S$ | i — | - | 500 | | 3 <del></del> 2 | 500 | ns | | Start Pulsewidth ( $\phi$ st) | tpw <b>ø</b> s | 200 | _ | :=4 | 200 | (==) | - | ns | | Clock Pulse Rise/Fall Times ( $\phi$ 1, $\phi$ 2) | trφ1,trφ2,<br>tfφ1,tfφ2 | - | = | 500 | - | :: | 500 | ns | | Clock Pulsewidth ( $\phi$ 1, $\phi$ 2) | $t_{pw}\phi_1, t_{pw}\phi_2$ | 200 | _ | - | 200 | Y-1 | _ | ns | | Reset Pulse Rise/Fall Times | trr $\phi$ , tfr $\phi$ | :_= | _ | 500 | _ | - | 500 | ns | | Start Pulse ( $\phi$ st) and Clock Pulse ( $\phi$ 2)<br>Overlap | t $\phi$ ov | 200 | _ | V <u>—</u> V | 200 | 1 <u></u> 1 | _ | ns | | Clock Pulse ( $\phi$ 2) and Reset Pulse (Reset $\phi$<br>Overlap | t <b>p</b> ovr | 660 | _ | - | 660 | = | - | ns | | Clock Pulse ( $\phi$ 2) to Reset Pulse (Reset $\phi$ Delay Time | ) t <sub>d</sub> φr-2 | 50 | _ | 10 | 50 | 9 <del></del> | _ | ns | | Clock Pulse Space ( $\phi$ 1, $\phi$ 2) | X1, X2 | 0 | _ | _ | 0 | 2 <del></del> 3 | - | ns | | Clock Pulse Space ( $\phi$ 2, Reset $\phi$ ) | tsør-2 | 0 | _ | _ | 0 | - | _ | ns | | Data Rate | f | 0.1 | _ | 500 | 0.1 | _ | 500 | kHz | | Video Delay Time (50% of saturation) | | | 100 | (-128Q) - | - | 100 | (-256Q) – | ns | | 50ge 50 | t <sub>vd</sub> | _ | 150 | (-256Q) - | _ | 150 | (-512Q) - | ns | | | | | 200 | (-512Q) – | | 200 | (-1024Q) - | ns | | Clock Pulse Line Capacitance | Сф | | 20 | (-128Q) — | == | 26 | (-256Q) – | pF | | $(\phi_1, \phi_2)$ at 5V bias | * | - | 37 | (-256Q) – | _ | 50 | (-512Q) - | pF | | | | _ | 72 | (-512Q) – | | 93 | (-1024Q) - | pF | | Reset Pulse Line Capacitance (Reset $\phi$ ) at 5V bias | Cr | s <del></del> | 6 | _ | _ | 6 | _ | pF | | Output Impedance at V <sub>dd</sub> =5V, V <sub>r</sub> =2.5V | Zo | × | 200 | | _ | 200 | - | Ω | | Power Consumption at V <sub>dd</sub> =5V, V <sub>r</sub> =2.5V | ' Р | | _ | 10 | _ | 4-0 | 10 | mW | $<sup>\</sup>textcircled{1} V_{\phi}$ is supply clock amplitude <sup>2</sup> Reset V and saturation control drain use pin 7 in common. ### **ELECTRO-OPTICAL CHARACTERISTICS (Ta=25°C)** | | 2 | S | 3921 Se | ries | S3 | 924 Se | ries | Units | |-------------------------------------------------------------------------------|------------------|-------------------|----------|-----------|-----------------|----------|------------|--------| | Parameters | Symbols | Min. | Тур. | Max. | Min. | Тур. | Max. | Ullits | | Photodiode Pitch | | | 50 | - | - | 25 | _ | μm | | Photodiode Height | | - | 2.5 | | - | 2.5 | | mm | | Photodiode Dark Current ① | Id | _ | 0.4 | 0.6 | - | 0.2 | 0.3 | pA | | Photodiode Capacitance ① | Cph | | 18 | _ | - | 9 | - | pF | | Spectral Response (20% of peak) | λ | 2 | 00 to 10 | 00 | 2 | 00 to 10 | 000 | nm | | Wavelength of Peak Response | λр | : | 600 | - | | 600 | - | nm | | Saturation Exposure ① | Esat | <del></del> x | 55 ( | (-128Q) – | | 70 | (-256Q) - | | | | | - | 60 | (-256Q) – | : | 80 | (-512Q) - | mlx •s | | | | _ | 80 | (-512Q) – | | 80 | (-1024Q) — | | | Saturation Charge ① | Qsat | _ | 45 | | 1 <del></del> 0 | 22.5 | _ | рС | | Saturation Output Voltage ① | V <sub>sat</sub> | = | 1000 | (-128Q) – | - | 1000 | (-256Q) - | mV | | 1500 1500 | | \$ <del></del> 65 | 1000 | (-256Q) - | ( <u></u> | 810 | (-512Q) - | mV | | | | _ | 1000 | (-512Q) - | - | 610 | (-1024Q) - | mV | | Sensitivity Uniformity (50% of saturation, excluding first and last elements) | | _ | e— | ±3 | <u>;=</u> ; | = | ±3 | % | ① Reset voltage: 2.5V, Vdd: 5V, Supply clock amplitude: 5V Figure 3: Typical Spectral Response Figure 4: Output Voltage vs. Exposure ### **DIMENSIONAL OUTLINES (Unit: mm)** ### S3921-128Q S3924-256Q S3921-256Q S3924-512Q ### S3921-512Q S3924-1024Q \* Optical distance from the outer surface of the quartz window to the chip surface. ### Mechanical Specifications | Parameters | S3921<br>-128Q | S3921<br>-256Q | S3921<br>-512Q | S3924<br>-256Q | S3924<br>-512Q | S3924<br>-1024Q | Units | |-----------------------|----------------|----------------|----------------|----------------|----------------|-----------------|-------| | Number of Photodiodes | 128 | 256 | 512 | 256 | 512 | 1024 | - | | Ceramic Length | 31 | .75 | 40.6 | 31 | .75 | 40.6 | mm | | Number of Pins | | | | | | | | | Window Material ① | | | Quartz | | | _ | | | Net Weight | 3 | .0 | 3.5 | 3 | .0 | 3.5 | g | ① Fiber optic window is available. ### PINOUT AND RECOMMENDED OPERATING CONDITIONS V<sub>SS</sub>, V<sub>Sub</sub> and NC should be grounded. | Terminals | Input or Output | Description | |------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | φ1, φ2 | Input<br>(CMOS logic compatible) | Pulses for operating the MOS shift register. As the video output signal is obtained being synchronized with the rise of $\phi_2$ , the video data rate is equal to the clock pulse frequency. | | $\phi_{St}$ | Input<br>(CMOS logic compatible) | Pulse for start operating the MOS shift register. The time interval between start pulses is equal to the signal accumulation time. | | V <sub>SS</sub> | Passive node | Connected with the anode of each photodiode. This should be grounded. | | V <sub>scg</sub> | Input | Used for restricting blooming. This shoud be grounded when it is not necessary. | | Reset $\phi$ | Input<br>(CMOS logic compatible input) | With the high level, the video line is reset at Reset V voltage. | | Reset V | Input | A positive voltage should be applied to the video line connecting with photodiode cathodes so that each photodiode is reverse-biased. It is recommended that Reset V be 2.5V when the amplitude of $\phi$ 1, $\phi$ 2, $\phi$ st and Reset $\phi$ is 5V. Reset V and Vscd use pin 7 in common. | | V <sub>scd</sub> | Input | Used for restricting blooming. This should be biased at a voltage equal to Reset V even when it is not necessary. | | ACTIVE VIDEO | Output | Low-impedance video output signal after internal current-voltage conversion. Negative polarity output including a DC offset. | | DUMMY VIDEO | Output | This has the same structure as the active video, but is not connected with photodiodes, so only DC offset is output. Open circuit when it is not necessary. | | V <sub>sub</sub> | Passive node | Connected with the silicon substrate. This should be grounded. | | Vdd | Input | Supply voltage to the internal impedance conversion circuit. It should be biased at a voltage equal to the amplitude of each clock (typically 5V). | | EOS | Output<br>(CMOS logic compatible) | This should be pulled up at 5V using a $10k\Omega$ resistor. Negative polarity. This is obtained synchronously with the $\phi2$ timing right after the last photodiode is addressed. | | NC | | No connection. These should be grounded. | ### **DRIVER CIRCUIT** #### Driver Circuit Driving the MOS shift register requires a start pulse ( $\phi$ st) and two-phase clock pulses ( $\phi$ 1, $\phi$ 2). The polarities of $\phi$ st, $\phi$ 1 and $\phi$ 2 are positive and these pulses are CMOS logic compatible. $\phi$ 1 and $\phi$ 2 can be either fully separated or in the complementary relation. However, the overlap should not exceed 50% of the rise or fall edge between $\phi$ 1 and $\phi$ 2. The pulsewidth of $\phi$ 1 and $\phi$ 2 must be longer than 200 ns. Since the photodiode signal is obtained at the rise of every $\phi$ 2, the clock pulse frequency determines the video data rate. The amplitude of $\phi$ st should be equal to that of $\phi$ 1 and $\phi$ 2. The shift register starts to read out the signal with the high level of $\phi$ st, so the time interval of each $\phi$ st determines the signal accumulation time. The pulsewidth of $\phi$ st must also be longer than 200ns and must be overlapped with $\phi$ 2 for at least 200ns. Moreover, in order to start the shift register normally, $\phi$ 2 must be changed only once from the high level to the low level during the high level of $\phi$ st. The timing diagram for each pulse is shown in Figure. 5. ### End of Scan (EOS) By wiring the $\overline{EOS}$ terminal at 5V using a pull-up resistor of 10k $\Omega$ , the end of scan signal is obtained, being synchronized with the $\phi 2$ timing right after the last photodiode is addressed. ### Signal Readout Circuit The S3921 and S3924 series MOS linear image sensors include a signal processing circuit which integrates a signal charge in the video line and performs impedance conversion to provide output signal with boxcar waveform. This allows signal readout with a simple external circuit. However, a positive bias must be applied to the video line because the photodiode anode of MOS linear image sensors is at 0V (VSS). This is done by adding an appropriate pulse to the reset $\phi$ terminal. The amplitude of the reset pulse (reset $\phi$ ) should be equal to $\phi$ 1, $\phi$ 2 and $\phi$ st. When the reset pulse is at the high level, the video line is set at the reset voltage. Figure 6 shows the reset voltage margin. Higher supply clock amplitude allows higher reset voltage and saturation charge. Conversely, if the reset voltage is set at a low level with higher supply clock amplitude, the fall time of video output waveform can be shortened. It is recommended that the reset voltage be set at 2.5V when the amplitude of $\phi$ 1, $\phi$ 2, $\phi$ st and reset $\phi$ is 5V. The fall of reset $\phi$ must be prior to the rise of $\phi$ 2 because the photodiode signal is obtained at the rise of ### HAMAMATSU $\phi$ 2. To obtain a stable output, an overlap between the reset pulse (reset $\phi$ ) and $\phi$ 2 must be settled, and furthermore, the fall edge of reset $\phi$ should be delayed from the fall edge of $\phi$ 2. The S3921 and S3924 series provide output signal with negative boxcar waveform which includes a DC offset of approximately 1V when the reset voltage is 2.5V. Accordingly, when it is desired that the DC offset is null and the waveform is altered to the positive polarity, the signal readout circuit and pulse timing shown in Figure 7 are recommended. In this circuit, $R_S$ must be larger than $10k\Omega$ . Also, the gain is determined by the ratio of $R_f$ to $R_S$ , so, choose the value of $R_f$ that suits your application. Hamamatsu provides driver/amplifier circuits; the C4074 specifically designed for the S3921 and S3924 series. In addition, the C4091 pulse generator is available, which supplies the C4074 with a master start pulse and master clock pulse. Figure 6: Reset Voltage Margin Figure 7: Recommended Readout Circuit and Pulse Timing PULSE TIMING ### MOS LINEAR IMAGE SENSORS S3921, S3924 SERIES ### Operation for Saturation Control When the MOS linear image sensor is used at a light level lower than the saturation exposure, the saturation control function is not necessary. The saturation control drain should be set at a voltage equal to the reset V and the gate should be grounded (0V). When light higher than the saturation exposure strikes the sensitive area, even partially, the photodiode cannot accumulate a signal charge exceeding the saturation charge amount. The excessive charge begins to overflow into the video line, thus causing deterioration of the signal purity. In order to eliminate this phenomenon, a voltage equal to the reset V (typically 2.5V) should be given to the saturation control drain. Also, a bias voltage should be applied to the saturation control gate so that the saturation charge amount is set at the desired level. The larger the bias voltage for the saturation control gate, the higher the saturation control function will be. However, a larger bias voltage also causes a decrease in the saturation charge amount. Therefore, it is necessary to select the appropriate bias voltage value carefully. #### **APPENDIX** #### 1) Operation for all photodiode reset: In normal operation, the charge accumulated in the photodiode is reset when the signal is read out. For the S3921 and S3924 series, the signal charge can be reset at a line other than the signal readout. This is done by adding an appropriate pulse to the saturation control gate. The amplitude of this pulse should be equal to $\phi$ 1, $\phi$ 2, $\phi$ st and reset $\phi$ , and the pulsewidth should be longer than $5\mu$ s. When the saturation control gate is set at the high level, all photodiodes are reset simultaneously at the potential of the saturation control drain. (This is set at the same potential as the reset V and is typically 2.5V.) On the contrary, when the saturation control gate is set at the low level, the signal charge accumulates in the photodiode without a reset being carried out. #### 2) Dummy video: The S3921 and S3924 series have a dummy video line for altering the output polarity to positive and for eliminating the DC offset in the video output waveform. Video signal with no DC offset and with positive polarity can be obtained by the differential amplification between the active video line and dummy video line outputs. But, in normal operation, the dummy video line need not to be used. Leave it unconnected. ### HAMAMATSU **TECHNICAL DATA** ### SERIAL/VOLTAGE OUTPUT TYPE MOS LINEAR IMAGE SENSORS S3922, S3923 SERIES # High UV Sensitivity, 0.5mm Photodiode Height, Integrated Signal Processing Circuit Provides Boxcar Output Waveform #### **FEATURES** - Integrated signal processing circuit provides boxcar output waveform for simple readout - Medium wide photosensitive area Photodiode pitch: 50μm (S3922), 25μm (S3923) Photodiode height: 0.5mm - . High UV sensitivity with good stability - Excellent photometric capabilities Low dark current and high saturation charge Wide dynamic range - Operatable with low voltage, single power supply - Low power consumption - Start pulse, clock pulses and video-line reset pulse are CMOS logic compatible ### **APPLICATIONS** - Multichannel spectrophotometry - Image readout systems #### DESCRIPTION By applying NMOS technology to the manufacture of self-scanning linear photodiode arrays, Hamamatsu can offer higher performance and increased flexibility to photometric instrument manufacturers. The new design achieves high UV sensitivity without deterioration even by extended UV exposure. Application is simplified because of single supply operation, low power consumption, and single video output line. All members of the series are pin compatible. The S3922 and S3923 MOS linear image sensors feature a signal processing circuit which integrates a signal charge in the video line and performs impedance conversion to provide output signal with boxcar waveform. This allows signal readout with a simple external circuit. The S3922 and S3923 also have a wide photosensitive area of 0.5mm photodiode height and $50\mu$ m (S3922) or $25\mu$ m (S3923) photodiode pitch. ### MOS LINEAR IMAGE SENSORS S3922, S3923 SERIES ### **MAXIMUM RATINGS** | Parameters | Symbols | S3922, S3923 | Units | |-------------------------|---------|--------------|-------| | Supply Voltage | Vdd | 15 | V | | Supply Clock Amplitude | Vφ | 15 | V | | Operating Temperature ① | Topr | -40 to +65 | °C | | Storage Temperature | Tstg | -40 to +85 | °C | <sup>1</sup> No dew ### **ELECTRICAL CHARACTERISTICS (Ta=25°C)** | Parameters | Symbols | 5 | S3922 S | eries | S3 | 923 Seri | ies | | |-----------------------------------------------------------------|----------------------------|------------------|---------------|------------------|----------------------------------------------------|-----------------|--------------|----------------------------------------| | | Symbols | Min. | Тур. | Max. | Min. | Тур. | Max. | Units | | Supply Voltage for Source Follower Circuit ① | Vdd | 4.5 | ۷φ | 10 | 4.5 | ۷φ | 10 | V | | Reset Voltage (Reset V) ② | Vr | 2.0 | Vφ-2. | 5 Vφ-2.0 | 2.0 | Vφ-2.5 | 5 Vφ-2.0 | V | | Saturation Control Gate Voltage | Vscg | | 0 | | _ | 0 | | V | | Saturation Control Drain Voltage ② | Vscd | _ | Vr | _ | | Vr | | V | | Start Pulse Voltage ( $\phi$ st) ① -High | V φs(H) | 4.5 | Vφ | 10 | 4.5 | νφ | 10 | V | | -Low | Vφs(L) | 0 | - | 0.4 | 0 | _ | 0.4 | V | | Clock Pulse Voltage ( $\phi$ 1, $\phi$ 2) -High | Vφ1, Vφ2(H) | 4.5 | 5 | 10 | 4.5 | 5 | 10 | V | | -Low | Vφ1, Vφ2(L) | 0 | 0 | 0.4 | 0 | - | 0.4 | V | | Reset Pulse Voltage (Reset $\phi$ ) ① -High | V rφ(H) | 4.5 | Vφ | 10 | 4.5 | Vφ | 10 | V | | -Low | Vrφ (L) | 0 | | 0.4 | 0 | | 0.4 | V | | Start Pulse Rise/Fall Times (φst) | $t_r \phi_S, t_f \phi_S$ | | | 500 | ·—· | | 500 | ns | | Start Pulsewidth ( $\phi$ st) | tpw <b>ø</b> s | 200 | - | _ | 200 | <u> Albanda</u> | _ | ns | | Clock Pulse Rise/Fall Times (\$\phi_1\$, \$\phi_2\$) | $t_r\phi_1, t_r\phi_2,$ | | 11/25-00/ | E00 | | | 500 | 11 11 11 11 11 11 11 11 11 11 11 11 11 | | | t fφ1,t fφ2 | _ | _ | 500 | _ | | 500 | ns | | Clock Pulsewidth ( $\phi$ 1, $\phi$ 2) | $t pw \phi 1, t pw \phi 2$ | 200 | 12.50 | | 200 | | | ns | | Reset Pulse Rise/Fall Times | trrø, tfrø | | ( <u>*</u> ) | 500 | = | | 500 | ns | | Start Pulse ( $\phi$ st) and Clock Pulse ( $\phi$ 2)<br>Overlap | t <b>o</b> ov | 200 | <del></del> | | 200 | _ | <del>-</del> | ns | | Clock Pulse ( $\phi$ 2) and Reset Pulse (Reset $\phi$ 0 Overlap | t φovr | 660 | _ | _ | 660 | n— | _ | ns | | Clock Pulse ( $\phi$ 2) to Reset Pulse (Reset $\phi$ Delay Time | t dφr-2 | 50 | _ | × <del></del> | 50 | n— | _ | ns | | Clock Pulse Space ( $\phi$ 1, $\phi$ 2) | X1, X2 | 0 | s <del></del> | ); <del></del> ! | 0 | | _ | ns | | Clock Pulse Space ( $\phi$ 2, Reset $\phi$ ) | tsør-2 | 0 | | ( <del></del> | 0 | 7 | | ns | | Data Rate | f | 0.1 | (2-3) | 500 | 0.1 | N <u></u> | 500 | kHz | | Video Delay Time (50% of saturation) | | | 100 | (-128Q) – | _ | 100 (- | -256Q) – | ns | | | tvd | _ | 150 ( | -256Q) – | - | 150 (- | -512Q) – | ns | | | | - | 200 ( | -512Q) – | 3 <del>3 - </del> | 200 (- | -1024Q) — | ns | | Clock Pulse Line Capacitance | Сф | ( <del>- 1</del> | 20 ( | -128Q) — | = | 26 (- | -256Q) – | pF | | $(\phi_1, \phi_2)$ at 5V bias | | | 37 ( | -256Q) – | _ | 50 (- | -512Q) – | pF | | | | ; <del></del> - | 72 ( | -512Q) – | _ | 93 (- | -1024Q) — | pF | | Reset Pulse Line Capacitance (Reset $\phi$ ) at 5V bias | Cr | .— | 6 | _ | _ | 6 | _ | pF | | Output Impedance at V <sub>dd</sub> =5V, V <sub>r</sub> =2.5V | Zo | - | 200 | _ | _ | 200 | _ | Ω | | Power Consumption at V <sub>dd</sub> =5V, V <sub>r</sub> =2.5 | Р | - | - | 10 | _ | 1-1 | 10 | mW | $<sup>\</sup>oplus V_{\phi}$ is supply clock amplitude ② Reset V and saturation control drain use pin 7 in common. ### **ELECTRO-OPTICAL CHARACTERISTICS (Ta=25°C)** | | | S3 | 922 Se | ries | S3923 Series | | | Units | |-------------------------------------------------------------------------------|------------------|------|----------|-----------|---------------|-----------------|-----------------|--------| | Parameters | Symbols | Min. | Тур. | Max. | Min. | Тур. | Max. | Office | | Photodiode Pitch | | | 50 | _ | - | 25 | | μm | | Photodiode Height | | _ | 0.5 | _ | 3 <del></del> | 0.5 | - | mm | | Photodiode Dark Current ① | ld | - | 0.1 | 0.15 | - | 0.05 | 0.08 | pA | | Photodiode Capacitance ① | Cph | | 3.6 | (40.00) | _ | 1.8 | i <del></del> . | pF | | Spectral Response (20% of peak) | λ | 20 | 00 to 10 | 00 | 2 | 00 to 10 | 000 | nm | | Wavelength of Peak Response | λρ | _ | 600 | = 1 | - | 600 | - | nm | | Saturation Exposure ① | Esat | _ | 80 | _ | - | 80 | 5 <u>—</u> | mlx•s | | Saturation Charge ① | Qsat | - | 9 | | _ | 4.5 | - | рС | | Saturation Output Voltage ① | V <sub>sat</sub> | | 830 | (-128Q) - | | 630 | (-256Q) - | mV | | | Sut | 1 | 600 | (-256Q) - | | 400 | (-512Q) - | mV | | | | _ | | (-512Q) – | _ | 200 | (-1024Q) - | mV | | Sensitivity Uniformity (50% of saturation, excluding first and last elements) | | _ | | ±3 | _ | 3 <del></del> 5 | ±3 | % | ① Reset voltage: 2.5V, Vdd: 5V, Supply clock amplitude: 5V Figure 3: Typical Spectral Response Figure 4: Output Voltage vs. Exposure ### **DIMENSIONAL OUTLINES (Unit: mm)** S3922-128Q S3923-256Q S3922-256Q S3923-512Q S3922-512Q S3923-1024Q \* Optical distance from the outer surface of the quartz window to the chip surface. ### Mechanical Specifications | Parameters | S3922<br>-128Q | S3922<br>-256Q | S3922<br>-512Q | S3923<br>-256Q | S3923<br>-512Q | S3923<br>-1024Q | Units | |-----------------------|----------------|----------------|----------------|----------------|----------------|-----------------|-------| | Number of Photodiodes | 128 | 256 | 512 | 256 | 512 | 1024 | _ | | Ceramic Length | 31.75 | | 40.6 | 31.75 | | 40.6 | mm | | Number of Pins | 22 | | | - | 10.0 | 24.000 | | | Window Material ① | Quartz | | | | 22<br>Quartz | | | | Net Weight | 3 | .0 | 3.5 | 3 | | 3.5 | a | ① Fiber optic window is available. ### PINOUT AND RECOMMENDED OPERATING CONDITIONS V<sub>SS</sub>, V<sub>Sub</sub> and NC should be grounded. | Terminals | Input or Output | Description | |------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | φ1, φ2 | Input<br>(CMOS logic compatible) | Pulses for operating the MOS shift register. As the video output signal is obtained being synchronized with the rise of $\phi$ 2, the video data rate is equal to the clock pulse frequency. | | $\phi_{St}$ | Input<br>(CMOS logic compatible) | Pulse for start operating the MOS shift register. The time interval between start pulses is equal to the signal accumulation time. | | V <sub>SS</sub> | Passive node | Connected with the anode of each photodiode. This should be grounded. | | V <sub>scg</sub> | Input | Used for restricting blooming. This shoud be grounded when it is not necessary. | | Reset $\phi$ | Input<br>(CMOS logic compatible input) | With the high level, the video line is reset at Reset V voltage. | | Reset V | Input | A positive voltage should be applied to the video line connecting with photodiode cathodes so that each photodiode is reverse-biased. It is recommended that Reset V be 2.5V when the amplitude of $\phi$ 1, $\phi$ 2, $\phi$ st and Reset $\phi$ is 5V. Reset V and Vscd use pin 7 in common. | | V <sub>scd</sub> | Input | Used for restricting blooming. This should be biased at a voltage equal to Reset V even when it is not necessary. | | ACTIVE VIDEO | Output | Low-impedance video output signal after internal current-voltage conversion. Negative polarity output including a DC offset. | | DUMMY VIDEO | Output | This has the same structure as the active video, but is not connected with photodiodes, so only DC offset is output. Open circuit when it is not necessary. | | V <sub>sub</sub> | Passive node | Connected with the silicon substrate. This should be grounded. | | V <sub>dd</sub> | Input | Supply voltage to the internal impedance conversion circuit. It should be biased at a voltage equal to the amplitude of each clock (typically 5V). | | EOS | Output<br>(CMOS logic compatible) | This should be pulled up at 5V using a $10k\Omega$ resistor. Negative polarity. This is obtained synchronously with the $\phi 2$ timing right after the last photodiode is addressed. | | NC | | No connection. These should be grounded. | #### DRIVER CIRCUIT #### Driver Circuit Driving the MOS shift register requires a start pulse ( $\phi$ st) and two-phase clock pulses ( $\phi$ 1, $\phi$ 2). The polarities of $\phi$ st, $\phi$ 1 and $\phi$ 2 are positive and these pulses are CMOS logic compatible. $\phi$ 1 and $\phi$ 2 can be either fully separated or in the complementary relation. However, the overlap should not exceed 50% of the rise or fall edge between $\phi$ 1 and $\phi$ 2. The pulsewidth of $\phi$ 1 and $\phi$ 2 must be longer than 200 ns. Since the photodiode signal is obtained at the rise of every $\phi$ 2, the clock pulse frequency determines the video data rate. The amplitude of $\phi$ st should be equal to that of $\phi$ 1 and $\phi$ 2. The shift register starts to read out the signal with the high level of $\phi$ st, so the time interval of each $\phi$ st determines the signal accumulation time. The pulsewidth of $\phi$ st must also be longer than 200ns and must be overlapped with $\phi$ 2 for at least 200ns. Moreover, in order to start the shift register normally, $\phi$ 2 must be changed only once from the high level to the low level during the high level of $\phi$ st. The timing diagram for each pulse is shown in Figure. 5. ### • End of Scan (EOS) By wiring the $\overline{EOS}$ terminal at 5V using a pull-up resistor of $10k\Omega$ , the end of scan signal is obtained, being synchronized with the $\phi 2$ timing right after the last photodiode is addressed. #### Signal Readout Circuit The S3922 and S3923 series MOS linear image sensors include a signal processing circuit which integrates a signal charge in the video line and performs impedance conversion to provide output signal with boxcar waveform. This allows signal readout with a simple external circuit. However, a positive bias must be applied to the video line because the photodiode anode of MOS linear image sensors is at 0V (Vss). This is done by adding an appropriate pulse to the reset $\phi$ terminal. The amplitude of the reset pulse (reset $\phi$ ) should be equal to $\phi$ 1, $\phi$ 2 and $\phi$ st. When the reset pulse is at the high level, the video line is set at the reset voltage. Figure 6 shows the reset voltage margin. Higher supply clock amplitude allows higher reset voltage and saturation charge. Conversely, if the reset voltage is set at a low level with higher supply clock amplitude, the fall time of video output waveform can be shortened. It is recommended that the reset voltage be set at 2.5V when the amplitude of $\phi_1$ , $\phi_2$ , $\phi_{st}$ and reset $\phi$ is 5V. The fall of reset $\phi$ must be prior to the rise of $\phi$ 2 because the photodiode signal is obtained at the rise of ### **HAMAMATSU** $\phi$ 2. To obtain a stable output, an overlap between the reset pulse (reset $\phi$ ) and $\phi$ 2 must be settled, and furthermore, the fall edge of reset $\phi$ should be delayed from the fall edge of $\phi$ 2. The S3922 and S3923 series provide output signal with negative boxcar waveform which includes a DC offset of approximately 1V when the reset voltage is 2.5V. Accordingly, when it is desired that the DC offset is null and the waveform is altered to the positive polarity, the signal readout circuit and pulse timing shown in Figure 7 in Figure 7 are recommended. In this circuit, $R_S$ must be larger than $10k\Omega.$ Also, the gain is determined by the ratio of $R_f$ to $R_S$ , so, choose the value of $R_f$ that suits your application. Hamamatsu provides driver/amplifier circuits; the C4074 specifically designed for the S3922 and S3923 series. In addition, the C4091 pulse generator is available, which supplies the C4074 with a master start pulse and master clock pulse. Figure 6: Reset Voltage Margin Figure 7: Recommended Readout Circuit and Pulse Timing ### MOS LINEAR IMAGE SENSORS S3922, S3923 SERIES ### Operation for Saturation Control When the MOS linear image sensor is used at a light level lower than the saturation exposure, the saturation control function is not necessary. The saturation control drain should be set at a voltage equal to reset V and the gate should be grounded (0V). When light higher than the saturation exposure strikes the sensitive area, even partially, the photodiode cannot accumulate a signal charge exceeding the saturation charge amount. The excessive charge begins to overflow into the video line, thus causing deterioration of the signal purity. In order to eliminate this phenomenon, a voltage equal to the reset V (typically 2.5V) should be given to the saturation control drain. Also, a bias voltage should be applied to the saturation control gate so that the saturation charge amount is set at the desired level. The larger the bias voltage for the saturation control gate, the higher the saturation control function will be. However, a larger bias voltage also causes a decrease in the saturation charge amount. Therefore, it is necessary to select the appropriate bias voltage value carefully. #### **APPENDIX** #### 1) Operation for all reset: In normal operation, the charge accumulated in the photodiode is reset when the signal is read out. For the S3922 and S3923 series, the signal charge can be reset at a line other than the signal readout. This is done by adding an appropriate pulse to the saturation control gate. The amplitude of this pulse should be equal to $\phi$ 1, $\phi$ 2, $\phi$ st and reset $\phi$ , and the pulsewidth should be longer than $5\mu$ s. When the saturation control gate is set at the high level, all photodiodes are reset at once at the potential of the saturation control drain. (This is set at the same potential as the reset V, and is typically 2.5V.) On the contrary, when the saturation control gate is set at the low level, the signal charge accumulates in the photodiode without a reset being carried out. ### 2) Dummy video: The S3922 and S3923 series have a dummy video line for altering the output polarity to positive and for eliminating the DC offset in the video output waveform. Video signal with no DC offset and with positive polarity can be obtained by differential amplification between the active video line and dummy video line output. But, in normal operation, the dummy video line need not to be used. Leave it unconnected. ### HAMAMATSU **TECHNICAL DATA** ### RANDOM ADDRESS TYPE MOS LINEAR IMAGE SENSORS S3900, S3906 SERIES ## Wide Sensitive Area (2.5mm or 0.5 mm Photodiode Height), High UV Sensitivity, Random Address Readout Offers Highly Flexible Measurements #### **FEATURES** - Random address readout - . Employs the same package as serial readout types - Wide photosensitive area Photodiode pitch: 25μm - Photodiode height: 2.5mm (S3900), 0.5mm (S3906) - . High UV sensitivity with good stability - Excellent photometric capabilities - Low dark current and high saturation charge Good linearity - Wide dynamic range - . Operatable with low voltage, single power supply - Low power consumption - Clock pulses and input address pulses are CMOS logic compatible - Multichannel spectrophotometry - Image readout systems #### DESCRIPTION By applying NMOS technology to the manufacture of linear photodiode arrays, Hamamatsu can offer higher performance and increased flexibility to photometric instrument manufacturers. The new design achieves high UV sensitivity without deterioration even by extended UV exposure. In addition, the random address types allow the user to read out any of desired elements. The S3900 and S3906 series random address MOS linear image sensors include a decoder circuit which turns on a desired address switch by adding three-phase clock pulses and input address pulses. The S3900 series has a wide photosensitive area of 2.5mm photodiode height, while the S3906 series is 0.5mm. Both series offers $25\mu m$ photodiode pictch. ### MOS LINEAR IMAGE SENSORS S3900, S3906 SERIES ### **MAXIMUM RATINGS** | Parameters | Symbols | S3900, S3906 | Units | |-------------------------|---------|--------------|-------| | Supply Voltage | Vdd | 15 | V | | Supply Clock Amplitude | Vφ | 15 | V | | Operating Temperature ① | Topr | -40 to +65 | °C | | Storage Temperature | Tstg | -40 to +85 | °C | ① No dew ### **ELECTRICAL CHARACTERISTICS (Ta=25°C)** | | | 5 | 3900 Se | eries | S3 | 906 Seri | es | | |-------------------------------------------------------------|----------------------------------------------|---------------|----------------|-----------------|------------|-----------------|------------------|-------| | Parameters | Symbols | Min. | Тур. | Max. | Min. | Тур. | Max. | Units | | Supply Voltage to address decoder ① | V <sub>dd</sub> | 4.5 | Vφ | 10 | 4.5 | Vφ | 10 | V | | Video Bias Voltage ① | V <sub>b</sub> | 1.5 | Vφ-3.0 | V <b>φ</b> -2.5 | 1.5 | Vφ-3.0 | V <b>φ</b> –2.5 | V | | Saturation Control Gate Voltage | V <sub>scg</sub> | - | 0 | _ | | 0 | : | V | | Saturation Control Drain Voltage | V <sub>scd</sub> | - | V <sub>b</sub> | 1 | _ | V <sub>b</sub> | 2 <del></del> - | V | | Clock Pulse Voltage ( $\phi$ 1, $\phi$ 2, $\phi$ 3) -High | V <b>φ</b> 1, V <b>φ</b> 2, V <b>φ</b> 3 (H) | 4.5 | 5 | 10 | 4.5 | 5 | 10 | V | | $(\phi_1, \phi_2, \phi_3)$ -Low | V <b>φ</b> 1, V <b>φ</b> 2, V <b>φ</b> 3 (L) | 0 | Acres. | 0.4 | 0 | | 0.4 | V | | Input Address Pulse Voltage ① -High | Vφa(H) | 4.5 | Vφ | 10 | 4.5 | Vφ | 10 | V | | ( <del>A</del> 0- <del>A</del> 9) -Low | Vφa(L) | 0 | _ | 0.4 | 0 | - | 0.4 | V | | Clock Pulse Rise/Fall Times ( $\phi$ 1, $\phi$ 2, $\phi$ 3) | $t_r\phi_1, t_r\phi_2, t_r\phi_3$ | | 25.52 | 500 | | - | 500 | ns | | | $t_{f}\phi_1, t_{f}\phi_2, t_{f}\phi_3$ | | | 500 | _ | _ | 500 | 115 | | Input Address Pulse Rise/Fall Times ( $\phi$ a) | $t_r\phi_a, t_f\phi_a$ | | (5a) | 500 | = | | 500 | ns | | Clock Pulsewidth ( $\phi$ 1) | tpw <b>ø</b> 1 | 100 | - | | 100 | - | 9 <del></del> - | ns | | ( <b>φ</b> 2) | tpw <b>\$</b> 2 | 200 | _ | _ | 200 | 1-1 | - | ns | | ( <b>φ</b> 3) | t <sub>pw</sub> <b>φ</b> 3 | 300 | - | | 300 | : <del></del> 5 | | ns | | Clock Pulse Rise Time Difference ( $\phi$ a, $\phi$ 3) | trdøa-3 | 100 | | | 100 | - | - | ns | | Clock Pulse Rise Time Difference ( $\phi$ 3, $\phi$ 2) | <sup>t</sup> rd <b>φ</b> 3-2 | 100 | (MA -4 ): | <u></u> p | 100 | _ | 1 <del>'</del> 1 | ns | | Clock Pulse Fall Time Difference ( $\phi$ 3, $\phi$ a) | t fd <b>φ</b> 3-a | 0 | | <del></del> | 0 | | _ | ns | | Clock Pulse Space (\$\phi_3\$, \$\phi_1\$) | t s \$\phi_{3-1}\$ | 0 | _ | | 0 | _ | - | ns | | ( <b>φ</b> 1, <b>φ</b> 2) | t <sub>S</sub> φ <sub>1-2</sub> | 0 | - | s <del></del> 8 | 0 | ; <del></del> : | | ns | | Data Rate | f | 1 | (A-1) | 1000 | 1 | - | 1000 | kHz | | Video Delay Time (50% of saturation) ② | | 323 | 150 ( | -512Q) – | - | 120 ( | -512Q) – | | | | t <sub>vd</sub> | _ | 200 ( | -1024Q) — | _ | 160 (- | -1024Q) — | ns | | Clock Pulse Line Capacitance | C $\phi_1$ | 1- | 38 ( | -512Q) – | _ | 38 (- | 512Q) – | pF | | (φ1, φ2, φ3) at 5V bias | ** | 0 | 75 ( | -1024Q) — | - | 75 (- | 1024Q) — | pF | | | C $\phi_2$ | - | 38 ( | -512Q) — | (2.22) | 38 (- | ·512Q) – | pF | | | | - | 75 ( | -1024Q) — | | 75 (- | ·512Q) – | pF | | | C <b>4</b> 3 | - | 31 ( | (-512Q) — | _ | 31 (- | ·512Q) – | pF | | | Seek: | - | 58 ( | -1024Q) — | _ | 58 (- | -1024Q) — | pF | | Input Address Pulse Line Capacitance | C <sub>\$\phi a\$</sub> | = | 12 ( | (-512Q) — | = | 12 (- | -512Q) – | pF | | | , | 10 | 20 ( | -1024Q) — | _ | 20 (- | 1024Q) — | pF | | Video Line Capacitance at 2V bias | C <sub>v</sub> | 1 <del></del> | 14 ( | (-512Q) — | _ | 14 (- | -512Q) – | pF | | | | - | 27 ( | -1024Q) — | B | 27 (- | -1024Q) — | pF | | Power Consumption at $V\phi = 5V$ | Р | <u> </u> | 35 ( | (-512Q) — | <u>=-u</u> | 35 (- | -512Q) – | mW | | | | _ | 40 ( | (-1024Q) — | _ | 40 (- | -1024Q) — | mW | ① $V_{\phi}$ is supply clock amplitude ② Measured with a current-voltage conversion circuit with $R_f = 25k\Omega$ . ### ELECTRO-OPTICAL CHARACTERISTICS (Ta=25°C) | Paramatana | Cumbala | S3900 Series | | | S3906 Series | | | Units | | |-------------------------------------------------------------------------------|---------|---------------|----------|-----------------|-----------------|----------|------|--------|--| | Parameters | Symbols | Min. | Тур. | Max. | Min. | Тур. | Max. | Oilles | | | Photodiode Pitch | | _ | 25 | _ | _ | 25 | _ | μm | | | Photodiode Height | | N <del></del> | 2.5 | \ <del></del> | | 0.5 | - | mm | | | Photodiode Dark Current | ld | ·— | 0.2 | 0.3 | _ | 0.05 | 0.08 | pA | | | Photodiode Capacitance ① | C ph | 8 <del></del> | 10 | p <del></del> g | | 2 | - | pF | | | Spectral Response (20% of peak) | λ | 2 | 00 to 10 | 00 | 20 | 00 to 10 | 00 | nm | | | Wavelength of Peak Response | λр | * <u></u> | 600 | 9 <u></u> 3 | <u>-2.44</u> ); | 600 | | nm | | | Saturation Exposure ① | Esat | | 80 | _ | _ | 80 | - | mlx•s | | | Saturation Charge ① | Qsat | _ | 20 | s <del></del> 1 | - | 4 | _ | V | | | Sensitivity Uniformity (50% of saturation, excluding first and last elements) | | | | ±10 | _ | .—. | ±10 | % | | ① Video bias voltage: 2.0V, Supply clock amplitude: 5.0V Figure 3: Typical Spectral Response Figure 4: Output Charge vs. Exposure ### DIMENSIONAL OUTLINES (Unit: mm) AND ADDRESS CODE #### S3900-512Q S3900-1024Q SENSITIVE LENGTH SENSITIVE LENGTH 25.6 12.8 5.9±0.2 5.9±0.2 6.4±0.3 12.8±0.3 SENSITIVE HEIGHT SENSITIVE HEIGHT 10.4 4.5±0.2 4.5±0.2 31.75 40.6 S3906-512Q S3906-1024Q SENSITIVE LENGTH SENSITIVE LENGTH 5.2±0.2 5.2±0.2 12.8 6.4±0.3 12.8±0.3 SENSITIVE HEIGHT SENSITIVE HEIGHT 10.4 CHIP CHIP 5.2±0.2 5.2±0.2 31.75 40.6 1.3±0.2 0.25 10.16 #### Address Code and Photodiode No. 25.4 | Address | Photodiode<br>No. | Ā0 | Ā1 | Ā2 | ĀЗ | Ā4 | Ā5 | Ā6 | Ā7 | Ā8 | Ā9 | |-------------|-------------------|--------|--------|----|----|----|----|----|----|----|----| | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 1 | 2 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 2 | 2 3 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 2<br>3<br>: | 4 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 9 | 10 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | 10 | 11 | 0<br>1 | 1<br>0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | 99 | 100 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | | 100 | 101 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | | 499 | 500 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | | 500 | 501 | 1 | 1 | 0 | 1 | Ü | Ü | 0 | 0 | 0 | 1 | | 1023 | 1024 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0.51 2.54 0.51 2.54 0.25 10.16 #### Mechanical Specifications | Parameters | S3900<br>512Q | S3900<br>-1024Q | S3906<br>-512Q | S3906<br>-1024Q | Units | |-----------------------|---------------|-----------------|----------------|-----------------|-------| | Number of Photodiodes | 512 | 1024 | 512 | 1024 | - | | Ceramic Length | 31.75 | 40.6 | 31.75 | 40.6 | mm | | Number of Pins | 2 | 22 | 2 | 2 | | | Window Material ① | Qu | artz | Qu | artz | | | Net Weight | 3.0 | 3.5 | 3.0 | 3.5 | g | ① Fiber optic window is available. <sup>\*</sup> Optical distance from the outer surface of the quartz window to the chip surface. #### PINOUT AND RECOMMENDED OPERATING CONDITION | Terminals | Input or Output | Description | |------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | φ1, φ2, φ3 | Input<br>(CMOS logic compatible) | Pulses for operating the MOS decoder. As the Video output signal is obtained being synchronized with the rise of $\phi_2$ , the video output data rate is equal to the clock pulse frequency. | | V <sub>dd</sub> | Input | Supply voltage to the MOS decoder and set at a voltage equal to the amplitude of clock pulses and address pulses. | | V <sub>scg</sub> | Input | Used for restricting blooming. This should be grounded. | | V <sub>scd</sub> | Input | Used for restricting blooming. This should be biased at a voltage equal to the video line even when it is not necessary. | | V <sub>SS</sub> | Passive node | Connected with the anode of each photodiode. This should be grounded. | | ACTIVE VIDEO | Output | Video output signal. A positive voltage should be applied to the video line connecting with photodiode cathodes so that each photodiode is reverse-biased. It is recommended that the video bias be 2V when the amplitude of \$\phi1\$, \$\phi2\$, and \$\phi3\$ is 5V. | | DUMMY VIDEO | Output | This has the same structure as the active video, but is not connected with photodiodes, so only spike noise is output. It should be biased at a voltage equal to the active video line. Open circuit when it is not necessary. | | V <sub>sub</sub> | Passive node | Connected with the silicon substrate. This should be grounded. | | A0 to A9 | Input (CMOS logic compatible) | Binary code address pulses to select photodiodes to be read out. Negative logic. It is recommended that the rise and fall be synchronized with the positive transition of $\phi$ 1. The amplitude of address pulses should be equal to that of clock pulses. | | NC | | No connection. These should be grounded. | #### DRIVER CIRCUIT #### Driver Circuit Driving the decoder requires three-phase clock pulses ( $\phi$ 1, $\phi$ 2, $\phi$ 3) and also address pulses ( $\phi$ a) of binary input which determine the photodiode to be addressed and read out. The applied DC voltage (Vdd) and the amplitude of address pulses should be equal to that of clock pulses. The number of input address pulses is 9 for the 512-element type and 10 for the 1024-element type. The polarity of the three-phase clock pulses is positive, but the input address pulses are negative. These pulses are CMOS logic compatible. (For the address code and photodiode No., refer to the previous page.) $\phi$ 1 and $\phi$ 3 can be either fully separated or in the complementary relation. However, the overlap should not exceed 50% of the rise or fall edge between $\phi$ 1 and $\phi$ 3. The pulsewidth of $\phi$ 1 and $\phi$ 3 must be longer than 100ns and 300ns respectively. $\phi$ 2 must rise after the rise of $\phi$ 3 with a delay of at least 100ns. Although there is no restriction between the falls of $\phi$ 2 and $\phi$ 3, it is recommended for them to have the simultaneous fall edge. Since the output signal appears synchronized with $\phi$ 2, adjust the $\phi$ 2 pulsewidth according to the signal processing method. The minimum pulsewidth is 200ns. The input address pulses $\phi$ a must rise prior to the rise of $\phi$ 3 at least 100ns, and also must fall with or after the fall of $\phi$ 3. Accordingly, it is suggested that the rise and fall of $\phi$ a be sychronized with the rise of $\phi$ 1. #### Signal Readout Circuit Signal readout methods consist of the current-detection mode using a resistive load and the current-integration mode using a charge amplifier. In either method, a positive bias must be applied to the video line because the photodiode anode of MOS linear image sensors is at $0V(V_{SS})$ . Figure 6 shows the video bias voltage margin. Higher supply clock amplitude allows larger video bias and saturation charge. Conversely, if the video bias is set at a low level with higher supply clock amplitude, the fall time of video output waveform can be shortend. It is recommended that the video bias be set at 2V when the amplitude of $\phi1$ , $\phi2$ , $\phi3$ and $\phia$ is 5V. To obtain good output linearity, the current-integration mode is suggested. In this mode, immediately before the each photodiode is addressed each time, the integration capacitance is reset at the reference voltage level (2V), and when the address switch is turned on, the signal charge is accumulated in the integration capacitance. Figure 7 shows an example of the current-integration circuit and the pulse timing. To obtain a stable output, the rise edge of the reset pulse should be delayed at least 50 ns from the fall edge of $\phi$ 2. Hamamatsu provides a driver/amplifier circuit for the current-integration mode; the C4072 specifically designed for random-address MOS linear image sensors. Figure 6: Video Bias Voltage Margin Figure 7: Recommended Readout Circuit and Timing Diagram ## MOS LINEAR IMAGE SENSORS S3900, S3906 SERIES #### Operation for Saturation Control When the MOS linear image sensor is used at a light level lower than the saturation exposure, the saturation control function is not necessary. The saturation control drain should be set at a potential equal to the video bias, and the gate should be grounded. When light higher than the saturation exposure strikes the sensitive area, even partially, the photodiode cannot accumulate a signal charge exceeding the saturation charge amount. The excessive charge begins to overflow into the video line, thus causing deterioration of the signal purity. In order to eliminate this phenomenon, a voltage equal to the video bias (typically 2V) should be given to the saturation control drain. Also, a bias voltage should be applied to the saturation control gate so that the saturation charge amount is set at the desired level. The larger the bias voltage for the saturation control gate, the higher the saturation control function will be. However, a larger bias voltage also causes a decrease in the saturation charge amount. Therefore, it is necessary to select the appropriate bias voltage value carefully. #### **APPENDIX** #### Operation for all photodiode reset: In normal operation, the charge accumulated in the photodiode is reset when the signal is read out. For the S3900 and S3906 series, the signal charge can be reset at a line other than the signal readout. This is done by adding an appropriate pulse to the saturation control gate. The amplitude of this pulse should be equal to $\phi_1$ , $\phi_2$ , $\phi_3$ and $\phi_4$ , and the pulsewidth should be longer than $5\mu s$ . When the saturation control gate is set at the high level, all photodiodes are reset simultaneously at the potential of the saturation control drain. (This is set at the same potential as the video bias, and is typically 2V.) On the contrary, when the saturation control gate is set at the low level, the signal charge accumulates in the photodiode without a reset being carried out. #### 2) Dummy video: The S3900 and S3906 series have a dummy video line to eliminate spike noise in the video output waveform. Video signal with lower spike noise can be obtained by the differential amplification between the active video line and dummy video line outputs. But, in normal operation, the dummy video line need not to be used. Leave it unconnected. **TECHNICAL DATA** ## DRIVER/AMPLIFIER CIRCUIT C4069 ### For Serial/Current Output Type MOS Linear Image Sensors The C4069 is a high-speed driver/amplifier circuit designed specifically for use with Hamamatsu serial/current output type MOS linear image sensors (S3901, S3904, S3902, S3903). The C4069 driver/amplifier circuit includes a generator for the start pulse and two-phase clock pulses used to drive a MOS linear image sensor and a signal processing circuitry used to read out the video signal in the current-voltage conversion mode. The signal inputs required are only a master start pulse, master clock pulse and +5V/±15V. In addition, the C4091 pulse generator is available, which supplies the C4069 with a master start pulse and master clock pulse. #### **FEATURES** - Structure allows easy cooling and optical alignment of MOS image sensor - Simple operation: only a master start pulse, a master clock pulse, +5V and ±15V required - High-speed operation (2MHz Max.) - No adjustment #### **DESCRIPTIONS OF TERMINALS** | | Terminals | Symbols | Descriptions | |--------|------------------|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Supply Voltage | V <sub>d</sub> (+5)<br>V <sub>a</sub> (+15)<br>(-15) | +5 Vdc, 70 mA<br>+15 Vdc, 30 mA<br>-15 Vdc, 30 mA | | Input | Master Start ∲ms | St. | CMOS logic compatible. Positive logic. For initializing the circuit and the MOS shift register. | | | Master Clock ∲mc | CLK | CMOS logic compatible. The maximum frequency 12 MHz. For synchronizing the circuit and the MOS shift register. | | + | Data Video | Video | Positive output. This is the voltage output produced after the current-voltage conversion of the MOS video signal and the differential amplification with respect to the dummy video line. Obtained being synchronized with the positive transition of $\phi$ 2. | | Output | Sample-and-hold | Trig. | CMOS logic compatible. Positive logic. This output is used for the trigger signal for the sample-and-hold and A/D conversion. | | | End of Scan | EOS | CMOS logic compatible. Negative logic. This is the end-of-scan signal of the MOS shift register and obtained being synchronized with the $\phi$ 2 timing right after the last element is scanned. | Figure 1: Dimensional Outline and Terminals Dimensions in mm (inches) Figure 2: Wiring Example Figure 3: Block Diagram Figure 4: Timing Diagram ## HAMAMATSU **TECHNICAL DATA** # DRIVER/AMPLIFIER CIRCUIT C4070 ## For Serial/Current Output Type MOS Linear Image Sensors The C4070 is a low-noise driver/amplifier circuit designed specifically for use with Hamamatsu serial/current output type MOS linear image sensors (S3901, S3904, S3902, S3903). The C4070 driver/amplifier circuit includes a generator for the start pulse and two-phase clock pulses used to drive a MOS linear image sensor and the charge amplifier used to read out the video signal in the integration mode. The signal inputs required are only a master start pulse, master clock pulse and +5V/±15V. In addition, the C4091 pulse generator is available, which supplies the C4070 with a master start pulse and master clock pulse. #### **FEATURES** - Structure allows easy cooling and optical alignment of MOS image sensor - Simple operation: only a master start pulse, a master clock pulse, +5V and ±15V required - Low noise - Wide dynamic range - Simple adjustment #### **DESCRIPTIONS OF TERMINALS** | | Terminals | Symbols | Descriptions | |--------|------------------|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ţ | Supply Voltage | V <sub>d</sub> (+5)<br>V <sub>a</sub> (+15)<br>(-15) | +5 Vdc, 70 mA<br>+15 Vdc, 30 mA<br>-15 Vdc, 30 mA | | Input | Master Start φms | St. | CMOS logic compatible. Positive logic. For initializing the circuit and the MOS shift register. | | | Master Clock φmc | CLK | CMOS logic compatible. The maximum frequency 375 kHz. For synchronizing the circuit and the MOS shift register. | | | Monitor Video | M.V. | Positive output. This is the integrated video signal from the MOS image sensor, and used for monitoring when cancelling the switching noise. Obtained being synchronized with the $\phi$ 2 timing. | | Output | Data Video | D.V. | Positive output. This is the integrated, low-noise video signal of an MOS image sensor. | | 0 | Sample-and-hold | Trig. | CMOS logic compatible. Positive logic. This output is used for the trigger signal for the sample-and-hold and A/D conversion. | | | End of Scan | EOS | CMOS logic compatible. Negative logic. This is the end-of-scan signal of the MOS shift register and obtained being synchronized with the $\phi$ 2 timing right after the last element is scanned. | Figure 1: Dimensional Outline and Terminals Dimensions in mm (inches) Figure 2: Wiring Example Figure 3: Block Diagram Figure 4: Timing Diagram **TECHNICAL DATA** # DRIVER/AMPLIFIER CIRCUIT C4072 ## For Random Address Type MOS Linear Image Sensors The C4072 is a driver/amplifier circuit specifically designed for Hamamatsu random address type MOS linear image sensors (S3900, S3906 series). The C4072 driver/amplifier circuit includes a buffer circuit for the input address pulses and input five-phase clock pulses used to drive a MOS linear image sensor and a charge amplifier to read out the video signal in the integration mode. The required signals are input address pulses, clock pulses, and $\pm 5 V$ and $\pm 15 V$ . #### **FEATURES** - Random address readout is possible by input of binary code address pulses - Structure allows easy cooling and optical alignment of MOS image sensor - Low noise - Wide dynamic range - Simple adjustment #### **DESCRIPTIONS OF TERMINALS** | | Terminals | Symbols | Descriptions | |--------|--------------------------------------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Supply Voltage | V <sub>d</sub> (+5)<br>V <sub>a</sub> (+15)<br>(-15) | +5 Vdc, 25 mA<br>+15 Vdc, 30 mA<br>-15 Vdc, 30 mA | | Input | Address Pulse φa | | CMOS logic compatible. Negative logic. Binary code input pulses to select the photodiode signal. 9 bit input is required for 512 elements and 10 bit input for 1024 elements. Ao is the lowest bit. | | | Clock Pulse φ1, φ2, φ3 | | CMOS logic compatible. Positive logic. For driving the decoder in the MOS image sensor and also for processing the data video. Maximum frequency 62.5 kHz. | | | Clock Pulse $\overline{\phi}1, \overline{\phi}2$ | | CMOS logic compatible. Negative logic. For cancelling the switching noise that can be accompanied with $\phi 1$ and $\phi 2$ in the signal processing section. | | put | Monitor Video | M.V. | Positive output. This is the integrated video signal from the MOS image sensor, and used for monitoring when cancelling switching noise. | | Output | Data Video | D.V. | Positive output. This is the integrated, low-noise video signal from the MOS image sensor. | Figure 1: Dimensional Outline and Terminals Figure 2: Wiring Example DC Power Supply So Contact Flat Cable Computer MOS M.V. GND -15V GND D.V. +5V GND A/D Trigger Output A/D Converter A/D Converter Table 1: Pin Arrangement of Flat Cable Connector | | 00111100101 | | | |---------|---------------------|---------|----------------| | Pin No. | Function | Pin No. | Function | | 1-16 | GND | 34 | GND | | 17 | φ2 | 35 | A6 | | 18-20 | GND | 36 | GND | | 21 | $\overline{\phi}^2$ | 37 | A5 | | 22 | GND | 38 | GND | | 23 | $\overline{\phi}_1$ | 39 | A4 | | 24 | GND | 40 | GND | | 25 | $\phi$ 3 | 41 | A3 | | 26 | GND | 42 | GND | | 27 | $\phi_1$ | 43 | A2 | | 28 | GND | 44 | GND | | 29 | <b>A</b> 9 | 45 | A <sub>1</sub> | | 30 | GND | 46 | GND | | 31 | A8 | 47 | Ao | | 32 | GND | 48-50 | GND | | 33 | A7 | | | | | | | | The C4072 is supplied with a connectored flat cable (50 contacts) that can be simply interfaced with other apparatus. Figure 3: Block Diagram Figure 4: Timing Diagram $t_{pw}\phi_1$ fφ V φ1(H) -CLOCK Ø1 V φ₁(L) → $t_{pw}\phi_2$ V \(\phi\_2(H) → CLOCK ₱2 $V \phi_2(L) \rightarrow$ $t_{pw}\phi_3$ V Ø3(H)→ CLOCK \$\phi\_3\$ V **φ**<sub>3</sub>(L) → tpw øa V $\phi_a(H)$ → INPUT ADDRESS PULSES Øa $V \phi_a(L) \rightarrow$ $V\overline{\phi_1}(H) \rightarrow$ CLOCK $\phi_1$ $V\overline{\phi_1}(L) \rightarrow$ $V \overline{\phi_2}(H) \rightarrow$ CLOCK $\phi_2$ $V \overline{\phi_2}(L) \rightarrow$ VIDEO OUT tfØ1 CLOCK Ø1 $t_r \phi_2$ $\leftarrow$ ts $\phi_1\phi_2$ CLOCK \$2 tfø2 $t_r \phi_3$ $tf\phi_3$ CLOCK $\phi_3$ trd paps $t_{rd}\phi_2\phi_3$ tfd\phia\phi\_3 **INPUT ADDRESS** PULSES Øa tr øa tf øa ## HAMAMATSU #### **TECHNICAL DATA** ## DRIVER/AMPLIFIER CIRCUIT C4074 ### For Serial/Voltage Output Type MOS Linear Image Sensors The C4074 is a driver/amplifier circuit designed specifically for use with the serial/voltage output type MOS linear image sensors (S3921, S3924, S3922, S3923 series). The C4074 driver/amplifier circuit is simply constructed because the video-line integration in the MOS linear image sensors provides output signal with boxcar waveform. The C4074 includes a generator for the start pulse and two-phase clock pulses used to drive a MOS linear image sensor and an amplifier used to read out the video signal. The signal inputs required for the C4074 are only a master start pulse, master clock pulse, and +5V and ±15V. In addition, the C4091 pulse generator is available, which supplies the C4074 with a master start pulse and a master clock pulse. #### **FEATURES** - Structure allows easy cooling and optical alignment of MOS image sensor. - Simple operation: only a master start pulse, a master clock pulse, +5V and ±15V required - Low cost - · Wide dynamic range - Simple adjustment #### **DESCRIPTIONS OF TERMINALS** | | Terminals | Symbols | Descriptions | |--------|------------------|------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | _ | Supply Voltage | V <sub>d</sub> (+5)<br>V <sub>a</sub> (+15)<br>(-15) | +5 Vdc, 70 mA<br>+15 Vdc, 20 mA<br>-15 Vdc, 20 mA | | Input | Master Start ∲ms | St. | CMOS logic compatible. Positive logic. For initializing the circuit and the MOS shift register. | | | Master Clock φmc | CLK | CMOS logic compatible. The maximum frequency 3 MHz. For synchronizing the circuit and the MOS shift register. | | | Data Video | Video | Positive polarity output. This is the amplified video output of the MOS image sensor, with the polarity reversed and the DC offset cancelled. | | Output | Sample-and-hold | Trig. | CMOS logic compatible. Positive logic. This output is used for the trigger signal for the sample-and-hold and A/D conversion. | | ō | End of Scan | EOS | CMOS logic compatible. Negative logic. This is the end-of-scan signal of the MOS shift register and obtained being synchronized with the $\phi$ 2 timing right after the last element is scanned. | Figure 1: Dimensional Outline and Terminals Dimensions in mm (inches) Figure 2: Wiring Example Figure 3: Block Diagram Figure 4: Timing Diagram ## HAMAMATSU #### HAMAMATSU PHOTONICS K.K., Solid State Division 1126-1, Ichino-cho, Hamamatsu City, 435, Japan Telephone: 0534/34-3311, Fax: 0534/35-1037, Telex: 4225-185 #### Main Products Silicon Photodiodes PIN Silicon Photodiodes Silicon Avalanche Photodiodes GaAsP Photodiodes Photo IC Linear Image Sensors Position Sensitive Detectors Phototransistors Infrared Detectors CdS Photoconductive Cells Photocouplers Opto-hybrid IC Infrared Emitters #### Hamamatsu also supplies: Photoelectric Tubes Imaging Tubes Specialty Lamps Imaging and Processing Systems Information in this catalog is believed to be reliable. However, no responsibility is assumed for possible inaccuracies or omission. Specifications are subject to change without notice. No patent rights are granted to any of the circuits described herein. #### Sales Offices #### ASIA: #### HAMAMATSU PHOTONICS K.K. 325-6, Sunayama-cho, Hamamatsu City, 430, Japan Telephone: 0534/52-2141, Fax: 0534/56-7889, Telex: 4225-186 #### U.S.A .: #### HAMAMATSU CORPORATION Main Office 360 Foothill Road, P.O. BOX 6910, Bridgewater, N.J. 08807-0910, U.S.A. Telephone: 201/231-0960, Fax: 201/231-1539 Western U.S.A. Office 2444 Moorpark Avenue, Suite 312 San Jose, Calif. 95128, U.S.A. Telephone: 408/292-8603, Fax: 408/279-1886 #### United Kingdom: #### HAMAMATSU PHOTONICS UK LIMITED Lough Point, 2 Gladbeck Way, Windmill Hill, Enfield, Middlesex EN2 7JA, England Telephone: 44-1-367-3560, Fax: 44-1-367-6384 Telex: 927817 #### France, Spain, Portugal, Belgium, Switzerland: #### HAMAMATSU PHOTONICS FRANCE Zone ORLYTECH - Bât. 523 3, Allée du Cdt-Mouchotte, F-91550 PARAY VIEILLE POSTE, France, Telephone: 33-(1) 49 75 56 80, Fax: 33-(1) 49 75 56 87 Telex: HPF262082F #### W. Germany, Denmark, Holland: #### HAMAMATSU PHOTONICS DEUTSCHLAND GmbH Arzbergerstr. 10, D-8036 Herrsching am Ammersee, West Germany Telephone: 49-8152-375-0, Fax: 49-8152-2658 Telex: 527731 #### Sweden, Finland, Norway: #### HAMAMATSU PHOTONICS NORDEN AB Kanalvägen 20, S-194 61 Upplands Väsby, Sweden Telephone: 46-760/32190, Fax: 46-760/94567 #### Italy: #### HESA S.P.A. Viale Teodorico 19/1, 20149 Milano, Italy Telephone: 39-(2)31 75 51, Fax: 39-(2)34 13 84 Telex: 234-9121 #### Hong Kong: #### S&T ENTERPRISES LTD. Room 404, Block B, Sea View Estate, Watson Road, North Point, Hong Kong Telephone: 5-784921, Fax: 5-8073126 Telex: 73942 ## Taiwan #### S&T ENTERPRISES LTD. #### Taiwan Branch No. 56, Nanking East Road, Section 4, Taipei, Taiwan Telephone: 02-775-2963 ~ 6, Fax: 02-721-6223 Telex: 22590 #### KORYO ELECTRONICS CO., LTD. Min-Seng Trade Bldg., No. 342, Min-Seng East Road, Taipei, Taiwan Telephone: 02-505-6470, Fax: 02-500-6813 Telex: 25335 #### Korea: #### SANGSOO SANGSA CO. Suite 421, Sunmyunghoi Bldg., 24-2, Yoido-Dong, Youngdeungpo-ku, Seoul, Korea Telephone: 02-780-8514, Fax: 02-784-6062 Telex: 22565 #### Singapore: #### S&T ENTERPRISES LTD. Singapore Branch 80, Genting Lane, Unit 03-02, Genting Block, Ruby Industrial Complex Singapore 1334 Telephone: 7459235, Fax: 065-7469630